blob: 36ef23232ed044db5cf3316067b445d213c0f87a [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Kumar Galaa09b9b62010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthout29372ff2007-07-27 01:50:47 -05003 *
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
wdenk42d1f032003-10-15 23:53:47 +000011 */
12
13#include <common.h>
14#include <watchdog.h>
15#include <asm/processor.h>
16#include <ioports.h>
Kumar Galaf54fe872010-04-20 10:21:25 -050017#include <sata.h>
Kumar Galac916d7c2011-04-13 08:37:44 -050018#include <fm_eth.h>
wdenk42d1f032003-10-15 23:53:47 +000019#include <asm/io.h>
Kumar Galafd3c9be2010-05-05 22:35:27 -050020#include <asm/cache.h>
Kumar Gala87163182008-01-16 22:38:34 -060021#include <asm/mmu.h>
York Sun133fbfa2013-09-16 12:49:31 -070022#include <asm/fsl_errata.h>
Kumar Gala83d40df2008-01-16 01:13:58 -060023#include <asm/fsl_law.h>
Kumar Galaf54fe872010-04-20 10:21:25 -050024#include <asm/fsl_serdes.h>
Liu Gang5ffa88e2012-03-08 00:33:17 +000025#include <asm/fsl_srio.h>
ramneek mehresh9dee2052013-08-05 16:00:16 +053026#include <fsl_usb.h>
York Sun57125f22012-08-08 18:04:53 +000027#include <hwconfig.h>
Timur Tabifbc20aa2011-11-21 17:10:23 -060028#include <linux/compiler.h>
Kumar Galaec2b74f2008-01-17 16:48:33 -060029#include "mp.h"
Timur Tabif2717b42011-11-22 09:21:25 -060030#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wanga7b1e1b2011-02-07 16:14:15 -050031#include <nand.h>
32#include <errno.h>
33#endif
wdenk42d1f032003-10-15 23:53:47 +000034
Timur Tabifbc20aa2011-11-21 17:10:23 -060035#include "../../../../drivers/block/fsl_sata.h"
Zhao Qiang2a44efe2014-03-21 16:21:45 +080036#ifdef CONFIG_U_QE
37#include "../../../../drivers/qe/qe.h"
38#endif
Timur Tabifbc20aa2011-11-21 17:10:23 -060039
Wolfgang Denkd87080b2006-03-31 18:32:53 +020040DECLARE_GLOBAL_DATA_PTR;
41
Nikhil Badolad1c561c2014-04-15 14:44:52 +053042#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
43/*
44 * For deriving usb clock from 100MHz sysclk, reference divisor is set
45 * to a value of 5, which gives an intermediate value 20(100/5). The
46 * multiplication factor integer is set to 24, which when multiplied to
47 * above intermediate value provides clock for usb ip.
48 */
49void usb_single_source_clk_configure(struct ccsr_usb_phy *usb_phy)
50{
51 sys_info_t sysinfo;
52
53 get_sys_info(&sysinfo);
54 if (sysinfo.diff_sysclk == 1) {
55 clrbits_be32(&usb_phy->pllprg[1],
56 CONFIG_SYS_FSL_USB_PLLPRG2_MFI);
57 setbits_be32(&usb_phy->pllprg[1],
58 CONFIG_SYS_FSL_USB_PLLPRG2_REF_DIV_INTERNAL_CLK |
59 CONFIG_SYS_FSL_USB_PLLPRG2_MFI_INTERNAL_CLK |
60 CONFIG_SYS_FSL_USB_INTERNAL_SOC_CLK_EN);
61 }
62}
63#endif
64
Suresh Gupta9c641a82014-02-26 14:29:12 +053065#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
66void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy)
67{
68#ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
69 u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg);
70
71 /* Increase Disconnect Threshold by 50mV */
72 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
73 INC_DCNT_THRESHOLD_50MV;
74 /* Enable programming of USB High speed Disconnect threshold */
75 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
76 out_be32(&usb_phy->port1.xcvrprg, xcvrprg);
77
78 xcvrprg = in_be32(&usb_phy->port2.xcvrprg);
79 /* Increase Disconnect Threshold by 50mV */
80 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
81 INC_DCNT_THRESHOLD_50MV;
82 /* Enable programming of USB High speed Disconnect threshold */
83 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
84 out_be32(&usb_phy->port2.xcvrprg, xcvrprg);
85#else
86
87 u32 temp = 0;
88 u32 status = in_be32(&usb_phy->status1);
89
90 u32 squelch_prog_rd_0_2 =
91 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0)
92 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
93
94 u32 squelch_prog_rd_3_5 =
95 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3)
96 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
97
98 setbits_be32(&usb_phy->config1,
99 CONFIG_SYS_FSL_USB_HS_DISCNCT_INC);
100 setbits_be32(&usb_phy->config2,
101 CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL);
102
103 temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0;
104 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
105
106 temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3;
107 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
108#endif
109}
110#endif
111
112
Zhao Qiang2a44efe2014-03-21 16:21:45 +0800113#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingda9d4612007-08-14 00:14:25 -0500114extern qe_iop_conf_t qe_iop_conf_tab[];
115extern void qe_config_iopin(u8 port, u8 pin, int dir,
116 int open_drain, int assign);
117extern void qe_init(uint qe_base);
118extern void qe_reset(void);
119
120static void config_qe_ioports(void)
121{
122 u8 port, pin;
123 int dir, open_drain, assign;
124 int i;
125
126 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
127 port = qe_iop_conf_tab[i].port;
128 pin = qe_iop_conf_tab[i].pin;
129 dir = qe_iop_conf_tab[i].dir;
130 open_drain = qe_iop_conf_tab[i].open_drain;
131 assign = qe_iop_conf_tab[i].assign;
132 qe_config_iopin(port, pin, dir, open_drain, assign);
133 }
134}
135#endif
Matthew McClintock40d5fa32006-06-28 10:43:36 -0500136
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500137#ifdef CONFIG_CPM2
Kumar Galaaafeefb2007-11-28 00:36:33 -0600138void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk42d1f032003-10-15 23:53:47 +0000139{
140 int portnum;
141
142 for (portnum = 0; portnum < 4; portnum++) {
143 uint pmsk = 0,
144 ppar = 0,
145 psor = 0,
146 pdir = 0,
147 podr = 0,
148 pdat = 0;
149 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
150 iop_conf_t *eiopc = iopc + 32;
151 uint msk = 1;
152
153 /*
154 * NOTE:
155 * index 0 refers to pin 31,
156 * index 31 refers to pin 0
157 */
158 while (iopc < eiopc) {
159 if (iopc->conf) {
160 pmsk |= msk;
161 if (iopc->ppar)
162 ppar |= msk;
163 if (iopc->psor)
164 psor |= msk;
165 if (iopc->pdir)
166 pdir |= msk;
167 if (iopc->podr)
168 podr |= msk;
169 if (iopc->pdat)
170 pdat |= msk;
171 }
172
173 msk <<= 1;
174 iopc++;
175 }
176
177 if (pmsk != 0) {
Kumar Galaaafeefb2007-11-28 00:36:33 -0600178 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk42d1f032003-10-15 23:53:47 +0000179 uint tpmsk = ~pmsk;
180
181 /*
182 * the (somewhat confused) paragraph at the
183 * bottom of page 35-5 warns that there might
184 * be "unknown behaviour" when programming
185 * PSORx and PDIRx, if PPARx = 1, so I
186 * decided this meant I had to disable the
187 * dedicated function first, and enable it
188 * last.
189 */
190 iop->ppar &= tpmsk;
191 iop->psor = (iop->psor & tpmsk) | psor;
192 iop->podr = (iop->podr & tpmsk) | podr;
193 iop->pdat = (iop->pdat & tpmsk) | pdat;
194 iop->pdir = (iop->pdir & tpmsk) | pdir;
195 iop->ppar |= ppar;
196 }
197 }
198}
199#endif
200
Kumar Gala6aba33e2009-03-19 03:40:08 -0500201#ifdef CONFIG_SYS_FSL_CPC
Aneesh Bansalfb4a2402014-03-18 23:40:26 +0530202#if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F)
203static void disable_cpc_sram(void)
Kumar Gala6aba33e2009-03-19 03:40:08 -0500204{
205 int i;
Kumar Gala6aba33e2009-03-19 03:40:08 -0500206
207 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
208
209 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie2a9fab82011-03-16 10:10:32 +0800210 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
211 /* find and disable LAW of SRAM */
212 struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
213
214 if (law.index == -1) {
215 printf("\nFatal error happened\n");
216 return;
217 }
218 disable_law(law.index);
219
220 clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
221 out_be32(&cpc->cpccsr0, 0);
222 out_be32(&cpc->cpcsrcr0, 0);
223 }
Aneesh Bansalfb4a2402014-03-18 23:40:26 +0530224 }
225}
Shaohui Xie2a9fab82011-03-16 10:10:32 +0800226#endif
Kumar Gala6aba33e2009-03-19 03:40:08 -0500227
Aneesh Bansalfb4a2402014-03-18 23:40:26 +0530228static void enable_cpc(void)
229{
230 int i;
231 u32 size = 0;
232
233 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
234
235 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
236 u32 cpccfg0 = in_be32(&cpc->cpccfg0);
237 size += CPC_CFG0_SZ_K(cpccfg0);
238
Kumar Gala1d2c2a62011-01-13 01:54:01 -0600239#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
240 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
241#endif
Kumar Gala868da592011-01-13 01:56:18 -0600242#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
243 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
244#endif
Scott Wood82125192013-05-15 17:50:13 -0500245#ifdef CONFIG_SYS_FSL_ERRATUM_A006593
246 setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21));
247#endif
York Sun133fbfa2013-09-16 12:49:31 -0700248#ifdef CONFIG_SYS_FSL_ERRATUM_A006379
249 if (has_erratum_a006379()) {
250 setbits_be32(&cpc->cpchdbcr0,
251 CPC_HDBCR0_SPLRU_LEVEL_EN);
252 }
253#endif
Kumar Gala1d2c2a62011-01-13 01:54:01 -0600254
Kumar Gala6aba33e2009-03-19 03:40:08 -0500255 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
256 /* Read back to sync write */
257 in_be32(&cpc->cpccsr0);
258
259 }
260
Shruti Kanetkar2f848f92013-08-15 11:25:37 -0500261 puts("Corenet Platform Cache: ");
262 print_size(size * 1024, " enabled\n");
Kumar Gala6aba33e2009-03-19 03:40:08 -0500263}
264
Kim Phillipse56143e2012-10-29 13:34:38 +0000265static void invalidate_cpc(void)
Kumar Gala6aba33e2009-03-19 03:40:08 -0500266{
267 int i;
268 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
269
270 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie2a9fab82011-03-16 10:10:32 +0800271 /* skip CPC when it used as all SRAM */
272 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
273 continue;
Kumar Gala6aba33e2009-03-19 03:40:08 -0500274 /* Flash invalidate the CPC and clear all the locks */
275 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
276 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
277 ;
278 }
279}
280#else
281#define enable_cpc()
282#define invalidate_cpc()
283#endif /* CONFIG_SYS_FSL_CPC */
284
wdenk42d1f032003-10-15 23:53:47 +0000285/*
286 * Breathe some life into the CPU...
287 *
288 * Set up the memory map
289 * initialize a bunch of registers
290 */
291
Kumar Gala3c2a67e2009-09-17 01:52:37 -0500292#ifdef CONFIG_FSL_CORENET
293static void corenet_tb_init(void)
294{
295 volatile ccsr_rcpm_t *rcpm =
296 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
297 volatile ccsr_pic_t *pic =
Kim Phillips680c6132010-08-09 18:39:57 -0500298 (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala3c2a67e2009-09-17 01:52:37 -0500299 u32 whoami = in_be32(&pic->whoami);
300
301 /* Enable the timebase register for this core */
302 out_be32(&rcpm->ctbenrl, (1 << whoami));
303}
304#endif
305
York Sunc3678b02014-03-28 15:07:27 -0700306#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
307void fsl_erratum_a007212_workaround(void)
308{
309 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
310 u32 ddr_pll_ratio;
311 u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20);
312 u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28);
313 u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80);
314#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
315 u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40);
316 u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48);
317#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
318 u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60);
319 u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68);
320#endif
321#endif
322 /*
323 * Even this workaround applies to selected version of SoCs, it is
324 * safe to apply to all versions, with the limitation of odd ratios.
325 * If RCW has disabled DDR PLL, we have to apply this workaround,
326 * otherwise DDR will not work.
327 */
328 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
329 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) &
330 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
331 /* check if RCW sets ratio to 0, required by this workaround */
332 if (ddr_pll_ratio != 0)
333 return;
334 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
335 FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
336 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
337 /* check if reserved bits have the desired ratio */
338 if (ddr_pll_ratio == 0) {
339 printf("Error: Unknown DDR PLL ratio!\n");
340 return;
341 }
342 ddr_pll_ratio >>= 1;
343
344 setbits_be32(plldadcr1, 0x02000001);
345#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
346 setbits_be32(plldadcr2, 0x02000001);
347#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
348 setbits_be32(plldadcr3, 0x02000001);
349#endif
350#endif
351 setbits_be32(dpdovrcr4, 0xe0000000);
352 out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1));
353#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
354 out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1));
355#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
356 out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1));
357#endif
358#endif
359 udelay(100);
360 clrbits_be32(plldadcr1, 0x02000001);
361#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
362 clrbits_be32(plldadcr2, 0x02000001);
363#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
364 clrbits_be32(plldadcr3, 0x02000001);
365#endif
366#endif
367 clrbits_be32(dpdovrcr4, 0xe0000000);
368}
369#endif
370
wdenk42d1f032003-10-15 23:53:47 +0000371void cpu_init_f (void)
372{
wdenk42d1f032003-10-15 23:53:47 +0000373 extern void m8560_cpm_reset (void);
Stephen Georgef110fe92011-07-20 09:47:26 -0500374#ifdef CONFIG_SYS_DCSRBAR_PHYS
375 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Tang Yuantianaade2002014-04-17 15:33:46 +0800376 gd = (gd_t *)(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
Stephen Georgef110fe92011-07-20 09:47:26 -0500377#endif
Ruchika Gupta7065b7d2010-12-15 17:02:08 +0000378#if defined(CONFIG_SECURE_BOOT)
379 struct law_entry law;
380#endif
Peter Tysera2cd50e2008-11-11 10:17:10 -0600381#ifdef CONFIG_MPC8548
382 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
383 uint svr = get_svr();
384
385 /*
386 * CPU2 errata workaround: A core hang possible while executing
387 * a msync instruction and a snoopable transaction from an I/O
388 * master tagged to make quick forward progress is present.
389 * Fixed in silicon rev 2.1.
390 */
391 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
392 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
393#endif
wdenk42d1f032003-10-15 23:53:47 +0000394
Kumar Gala87163182008-01-16 22:38:34 -0600395 disable_tlb(14);
396 disable_tlb(15);
397
Ruchika Gupta7065b7d2010-12-15 17:02:08 +0000398#if defined(CONFIG_SECURE_BOOT)
399 /* Disable the LAW created for NOR flash by the PBI commands */
400 law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
401 if (law.index != -1)
402 disable_law(law.index);
Aneesh Bansalfb4a2402014-03-18 23:40:26 +0530403
404#if defined(CONFIG_SYS_CPC_REINIT_F)
405 disable_cpc_sram();
406#endif
Ruchika Gupta7065b7d2010-12-15 17:02:08 +0000407#endif
408
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500409#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000411#endif
412
Becky Brucef51cdaf2010-06-17 11:37:20 -0500413 init_early_memctl_regs();
wdenk42d1f032003-10-15 23:53:47 +0000414
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500415#if defined(CONFIG_CPM2)
wdenk42d1f032003-10-15 23:53:47 +0000416 m8560_cpm_reset();
417#endif
Zhao Qiang2a44efe2014-03-21 16:21:45 +0800418
419#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingda9d4612007-08-14 00:14:25 -0500420 /* Config QE ioports */
421 config_qe_ioports();
422#endif
Zhao Qiang2a44efe2014-03-21 16:21:45 +0800423
Peter Tyser79f43332009-06-30 17:15:47 -0500424#if defined(CONFIG_FSL_DMA)
425 dma_init();
426#endif
Kumar Gala3c2a67e2009-09-17 01:52:37 -0500427#ifdef CONFIG_FSL_CORENET
428 corenet_tb_init();
429#endif
Kumar Gala94e94112009-11-12 10:26:16 -0600430 init_used_tlb_cams();
Kumar Gala6aba33e2009-03-19 03:40:08 -0500431
432 /* Invalidate the CPC before DDR gets enabled */
433 invalidate_cpc();
Stephen Georgef110fe92011-07-20 09:47:26 -0500434
435 #ifdef CONFIG_SYS_DCSRBAR_PHYS
436 /* set DCSRCR so that DCSR space is 1G */
437 setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
438 in_be32(&gur->dcsrcr);
439#endif
440
Tang Yuantianaade2002014-04-17 15:33:46 +0800441#ifdef CONFIG_SYS_DCSRBAR_PHYS
442#ifdef CONFIG_DEEP_SLEEP
443 /* disable the console if boot from deep sleep */
444 if (in_be32(&gur->scrtsr[0]) & (1 << 3))
445 gd->flags |= GD_FLG_SILENT | GD_FLG_DISABLE_CONSOLE;
446#endif
447#endif
York Sunc3678b02014-03-28 15:07:27 -0700448#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
449 fsl_erratum_a007212_workaround();
450#endif
451
wdenk42d1f032003-10-15 23:53:47 +0000452}
453
Kumar Gala35079aa2010-12-15 03:50:47 -0600454/* Implement a dummy function for those platforms w/o SERDES */
455static void __fsl_serdes__init(void)
456{
457 return ;
458}
459__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500460
Prabhakar Kushwahae9827462013-08-29 13:10:38 +0530461#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sun6d2b9da2012-10-08 07:44:08 +0000462int enable_cluster_l2(void)
463{
464 int i = 0;
465 u32 cluster;
466 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
467 struct ccsr_cluster_l2 __iomem *l2cache;
468
469 cluster = in_be32(&gur->tp_cluster[i].lower);
470 if (cluster & TP_CLUSTER_EOC)
471 return 0;
472
473 /* The first cache has already been set up, so skip it */
474 i++;
475
476 /* Look through the remaining clusters, and set up their caches */
477 do {
Prabhakar Kushwahadb9a8072012-12-23 19:25:18 +0000478 int j, cluster_valid = 0;
479
York Sun6d2b9da2012-10-08 07:44:08 +0000480 l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
Prabhakar Kushwahadb9a8072012-12-23 19:25:18 +0000481
York Sun6d2b9da2012-10-08 07:44:08 +0000482 cluster = in_be32(&gur->tp_cluster[i].lower);
483
Prabhakar Kushwahadb9a8072012-12-23 19:25:18 +0000484 /* check that at least one core/accel is enabled in cluster */
485 for (j = 0; j < 4; j++) {
486 u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
487 u32 type = in_be32(&gur->tp_ityp[idx]);
York Sun6d2b9da2012-10-08 07:44:08 +0000488
Prabhakar Kushwahadb9a8072012-12-23 19:25:18 +0000489 if (type & TP_ITYP_AV)
490 cluster_valid = 1;
491 }
York Sun6d2b9da2012-10-08 07:44:08 +0000492
Prabhakar Kushwahadb9a8072012-12-23 19:25:18 +0000493 if (cluster_valid) {
494 /* set stash ID to (cluster) * 2 + 32 + 1 */
495 clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
496
497 printf("enable l2 for cluster %d %p\n", i, l2cache);
498
499 out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
500 while ((in_be32(&l2cache->l2csr0)
501 & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
502 ;
James Yang9cd95ac2013-03-25 07:40:03 +0000503 out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);
Prabhakar Kushwahadb9a8072012-12-23 19:25:18 +0000504 }
York Sun6d2b9da2012-10-08 07:44:08 +0000505 i++;
506 } while (!(cluster & TP_CLUSTER_EOC));
507
508 return 0;
509}
510#endif
511
wdenk42d1f032003-10-15 23:53:47 +0000512/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500513 * Initialize L2 as cache.
514 *
515 * The newer 8548, etc, parts have twice as much cache, but
516 * use the same bit-encoding as the older 8555, etc, parts.
517 *
wdenk42d1f032003-10-15 23:53:47 +0000518 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500519int cpu_init_r(void)
wdenk42d1f032003-10-15 23:53:47 +0000520{
Timur Tabifbc20aa2011-11-21 17:10:23 -0600521 __maybe_unused u32 svr = get_svr();
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500522#ifdef CONFIG_SYS_LBC_LCRR
York Sun6d2b9da2012-10-08 07:44:08 +0000523 fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
524#endif
525#ifdef CONFIG_L2_CACHE
526 ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR;
Prabhakar Kushwahae9827462013-08-29 13:10:38 +0530527#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sun6d2b9da2012-10-08 07:44:08 +0000528 struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2;
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500529#endif
York Sunafbfdf52012-11-08 12:33:39 +0000530#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
York Sun2a5fcb82012-10-28 08:12:54 +0000531 extern int spin_table_compat;
532 const char *spin;
533#endif
Shengzhou Liu424bf942013-08-15 09:31:47 +0800534#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
535 ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR;
536#endif
York Sun5e23ab02012-05-07 07:26:47 +0000537#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
538 defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
539 /*
York Sun57125f22012-08-08 18:04:53 +0000540 * CPU22 and NMG_CPU_A011 share the same workaround.
York Sun5e23ab02012-05-07 07:26:47 +0000541 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
542 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
York Sun57125f22012-08-08 18:04:53 +0000543 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
544 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
545 * be disabled by hwconfig with syntax:
546 *
547 * fsl_cpu_a011:disable
York Sun5e23ab02012-05-07 07:26:47 +0000548 */
York Sun57125f22012-08-08 18:04:53 +0000549 extern int enable_cpu_a011_workaround;
550#ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
551 enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
552#else
553 char buffer[HWCONFIG_BUFFER_SIZE];
554 char *buf = NULL;
555 int n, res;
556
557 n = getenv_f("hwconfig", buffer, sizeof(buffer));
558 if (n > 0)
559 buf = buffer;
560
561 res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
562 if (res > 0)
563 enable_cpu_a011_workaround = 0;
564 else {
565 if (n >= HWCONFIG_BUFFER_SIZE) {
566 printf("fsl_cpu_a011 was not found. hwconfig variable "
567 "may be too long\n");
568 }
569 enable_cpu_a011_workaround =
570 (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
571 (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
572 }
573#endif
574 if (enable_cpu_a011_workaround) {
York Sun1e9ea852012-05-07 07:26:45 +0000575 flush_dcache();
576 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
577 sync();
578 }
Kumar Galafd3c9be2010-05-05 22:35:27 -0500579#endif
York Sund217a9a2013-06-25 11:37:49 -0700580#ifdef CONFIG_SYS_FSL_ERRATUM_A005812
581 /*
582 * A-005812 workaround sets bit 32 of SPR 976 for SoCs running
583 * in write shadow mode. Checking DCWS before setting SPR 976.
584 */
585 if (mfspr(L1CSR2) & L1CSR2_DCWS)
586 mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000));
587#endif
Kumar Galafd3c9be2010-05-05 22:35:27 -0500588
York Sunafbfdf52012-11-08 12:33:39 +0000589#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
York Sun2a5fcb82012-10-28 08:12:54 +0000590 spin = getenv("spin_table_compat");
591 if (spin && (*spin == 'n'))
592 spin_table_compat = 0;
593 else
594 spin_table_compat = 1;
595#endif
596
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200597 puts ("L2: ");
598
wdenk42d1f032003-10-15 23:53:47 +0000599#if defined(CONFIG_L2_CACHE)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500600 volatile uint cache_ctl;
Timur Tabifbc20aa2011-11-21 17:10:23 -0600601 uint ver;
Kumar Gala73f15a02008-07-14 14:07:00 -0500602 u32 l2siz_field;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500603
Kumar Galaf3e04bd2008-04-08 10:45:50 -0500604 ver = SVR_SOC_VER(svr);
wdenk42d1f032003-10-15 23:53:47 +0000605
606 asm("msync;isync");
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500607 cache_ctl = l2cache->l2ctl;
Mingkai Hu7da53352009-09-11 14:19:10 +0800608
609#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
610 if (cache_ctl & MPC85xx_L2CTL_L2E) {
611 /* Clear L2 SRAM memory-mapped base address */
612 out_be32(&l2cache->l2srbar0, 0x0);
613 out_be32(&l2cache->l2srbar1, 0x0);
614
615 /* set MBECCDIS=0, SBECCDIS=0 */
616 clrbits_be32(&l2cache->l2errdis,
617 (MPC85xx_L2ERRDIS_MBECC |
618 MPC85xx_L2ERRDIS_SBECC));
619
620 /* set L2E=0, L2SRAM=0 */
621 clrbits_be32(&l2cache->l2ctl,
622 (MPC85xx_L2CTL_L2E |
623 MPC85xx_L2CTL_L2SRAM_ENTIRE));
624 }
625#endif
626
Kumar Gala73f15a02008-07-14 14:07:00 -0500627 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500628
Kumar Gala73f15a02008-07-14 14:07:00 -0500629 switch (l2siz_field) {
630 case 0x0:
631 printf(" unknown size (0x%08x)\n", cache_ctl);
632 return -1;
633 break;
634 case 0x1:
635 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun48f6a5c2012-07-06 17:10:33 -0500636 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar6b44d9e2013-08-15 11:25:38 -0500637 puts("128 KiB ");
638 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */
Kumar Gala73f15a02008-07-14 14:07:00 -0500639 cache_ctl = 0xc4000000;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500640 } else {
Shruti Kanetkar6b44d9e2013-08-15 11:25:38 -0500641 puts("256 KiB ");
Ed Swarthout29372ff2007-07-27 01:50:47 -0500642 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
643 }
644 break;
Kumar Gala73f15a02008-07-14 14:07:00 -0500645 case 0x2:
646 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun48f6a5c2012-07-06 17:10:33 -0500647 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar6b44d9e2013-08-15 11:25:38 -0500648 puts("256 KiB ");
649 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */
Kumar Gala73f15a02008-07-14 14:07:00 -0500650 cache_ctl = 0xc8000000;
651 } else {
Shruti Kanetkar6b44d9e2013-08-15 11:25:38 -0500652 puts("512 KiB ");
Kumar Gala73f15a02008-07-14 14:07:00 -0500653 /* set L2E=1, L2I=1, & L2SRAM=0 */
654 cache_ctl = 0xc0000000;
655 }
656 break;
657 case 0x3:
Shruti Kanetkar6b44d9e2013-08-15 11:25:38 -0500658 puts("1024 KiB ");
Kumar Gala73f15a02008-07-14 14:07:00 -0500659 /* set L2E=1, L2I=1, & L2SRAM=0 */
660 cache_ctl = 0xc0000000;
661 break;
Jon Loeligerd65cfe82005-07-25 10:58:39 -0500662 }
663
Mingkai Hu76b474e2009-08-18 15:37:15 +0800664 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200665 puts("already enabled");
Haiying Wang888279b2010-12-01 10:35:30 -0500666#if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
Kumar Galae4c9a352011-11-09 09:56:41 -0600667 u32 l2srbar = l2cache->l2srbar0;
Mingkai Hu76b474e2009-08-18 15:37:15 +0800668 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
669 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200670 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthout29372ff2007-07-27 01:50:47 -0500671 l2cache->l2srbar0 = l2srbar;
Scott Wood9a511bd2012-10-29 19:00:41 -0500672 printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthout29372ff2007-07-27 01:50:47 -0500673 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200674#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthout29372ff2007-07-27 01:50:47 -0500675 puts("\n");
676 } else {
677 asm("msync;isync");
678 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
679 asm("msync;isync");
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200680 puts("enabled\n");
Ed Swarthout29372ff2007-07-27 01:50:47 -0500681 }
Kumar Gala1b3e4042009-03-19 09:16:10 -0500682#elif defined(CONFIG_BACKSIDE_L2_CACHE)
York Sun48f6a5c2012-07-06 17:10:33 -0500683 if (SVR_SOC_VER(svr) == SVR_P2040) {
Kumar Galaacf3f8d2011-07-21 00:20:21 -0500684 puts("N/A\n");
685 goto skip_l2;
686 }
687
Kumar Gala1b3e4042009-03-19 09:16:10 -0500688 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
689
690 /* invalidate the L2 cache */
Kumar Gala25bacf72009-09-22 15:45:44 -0500691 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
692 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Gala1b3e4042009-03-19 09:16:10 -0500693 ;
694
Kumar Gala82fd1f82009-03-19 02:53:01 -0500695#ifdef CONFIG_SYS_CACHE_STASHING
696 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
697 mtspr(SPRN_L2CSR1, (32 + 1));
698#endif
699
Kumar Gala1b3e4042009-03-19 09:16:10 -0500700 /* enable the cache */
701 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
702
Dave Liu654ea1f2009-10-22 00:10:23 -0500703 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
704 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
705 ;
Shruti Kanetkar2f848f92013-08-15 11:25:37 -0500706 print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n");
Dave Liu654ea1f2009-10-22 00:10:23 -0500707 }
Kumar Galaacf3f8d2011-07-21 00:20:21 -0500708
709skip_l2:
Prabhakar Kushwahae9827462013-08-29 13:10:38 +0530710#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sun6d2b9da2012-10-08 07:44:08 +0000711 if (l2cache->l2csr0 & L2CSR0_L2E)
Shruti Kanetkar2f848f92013-08-15 11:25:37 -0500712 print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024,
713 " enabled\n");
York Sun6d2b9da2012-10-08 07:44:08 +0000714
715 enable_cluster_l2();
wdenk42d1f032003-10-15 23:53:47 +0000716#else
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200717 puts("disabled\n");
wdenk42d1f032003-10-15 23:53:47 +0000718#endif
Kumar Gala6aba33e2009-03-19 03:40:08 -0500719
Aneesh Bansalfb4a2402014-03-18 23:40:26 +0530720#if defined(CONFIG_RAMBOOT_PBL)
721 disable_cpc_sram();
722#endif
Kumar Gala6aba33e2009-03-19 03:40:08 -0500723 enable_cpc();
724
York Suncb930712013-06-25 11:37:41 -0700725#ifndef CONFIG_SYS_FSL_NO_SERDES
Kumar Galaaf025062010-05-22 13:21:39 -0500726 /* needs to be in ram since code uses global static vars */
727 fsl_serdes_init();
York Suncb930712013-06-25 11:37:41 -0700728#endif
Kumar Galaaf025062010-05-22 13:21:39 -0500729
Shengzhou Liu424bf942013-08-15 09:31:47 +0800730#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
731#define MCFGR_AXIPIPE 0x000000f0
732 if (IS_SVR_REV(svr, 1, 0))
733 clrbits_be32(&sec->mcfgr, MCFGR_AXIPIPE);
734#endif
735
Shengzhou Liu72bd83c2013-01-23 19:56:23 +0000736#ifdef CONFIG_SYS_FSL_ERRATUM_A005871
737 if (IS_SVR_REV(svr, 1, 0)) {
738 int i;
739 __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c;
740
741 for (i = 0; i < 12; i++) {
742 p += i + (i > 5 ? 11 : 0);
743 out_be32(p, 0x2);
744 }
745 p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108;
746 out_be32(p, 0x34);
747 }
748#endif
749
Kumar Galaa09b9b62010-12-30 12:09:53 -0600750#ifdef CONFIG_SYS_SRIO
751 srio_init();
Liu Gangc8b28152013-05-07 16:30:46 +0800752#ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
Liu Gangff65f122012-08-09 05:09:59 +0000753 char *s = getenv("bootmaster");
754 if (s) {
755 if (!strcmp(s, "SRIO1")) {
756 srio_boot_master(1);
757 srio_boot_master_release_slave(1);
758 }
759 if (!strcmp(s, "SRIO2")) {
760 srio_boot_master(2);
761 srio_boot_master_release_slave(2);
762 }
763 }
Liu Gang5ffa88e2012-03-08 00:33:17 +0000764#endif
Kumar Galaa09b9b62010-12-30 12:09:53 -0600765#endif
766
Kumar Galaec2b74f2008-01-17 16:48:33 -0600767#if defined(CONFIG_MP)
768 setup_mp();
769#endif
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500770
Zang Roy-R619114e0be342012-09-18 09:50:08 +0000771#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
Roy Zangae026ff2011-01-07 00:24:27 -0600772 {
Zang Roy-R619114e0be342012-09-18 09:50:08 +0000773 if (SVR_MAJ(svr) < 3) {
774 void *p;
775 p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
776 setbits_be32(p, 1 << (31 - 14));
777 }
Roy Zangae026ff2011-01-07 00:24:27 -0600778 }
779#endif
780
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500781#ifdef CONFIG_SYS_LBC_LCRR
782 /*
783 * Modify the CLKDIV field of LCRR register to improve the writing
784 * speed for NOR flash.
785 */
786 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
787 __raw_readl(&lbc->lcrr);
788 isync();
Kumar Gala2b3a1cd2011-10-03 08:37:57 -0500789#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
790 udelay(100);
791#endif
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500792#endif
793
Roy Zang86221f02011-04-13 00:08:51 -0500794#ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
795 {
ramneek mehresh9dee2052013-08-05 16:00:16 +0530796 struct ccsr_usb_phy __iomem *usb_phy1 =
Roy Zang86221f02011-04-13 00:08:51 -0500797 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
Suresh Gupta9c641a82014-02-26 14:29:12 +0530798#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
799 if (has_erratum_a006261())
800 fsl_erratum_a006261_workaround(usb_phy1);
801#endif
Roy Zang86221f02011-04-13 00:08:51 -0500802 out_be32(&usb_phy1->usb_enable_override,
803 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
804 }
805#endif
806#ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
807 {
ramneek mehresh9dee2052013-08-05 16:00:16 +0530808 struct ccsr_usb_phy __iomem *usb_phy2 =
Roy Zang86221f02011-04-13 00:08:51 -0500809 (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
Suresh Gupta9c641a82014-02-26 14:29:12 +0530810#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
811 if (has_erratum_a006261())
812 fsl_erratum_a006261_workaround(usb_phy2);
813#endif
Roy Zang86221f02011-04-13 00:08:51 -0500814 out_be32(&usb_phy2->usb_enable_override,
815 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
816 }
817#endif
818
Xulei99d7b0a2013-03-11 17:56:34 +0000819#ifdef CONFIG_SYS_FSL_ERRATUM_USB14
820 /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal
821 * multi-bit ECC errors which has impact on performance, so software
822 * should disable all ECC reporting from USB1 and USB2.
823 */
824 if (IS_SVR_REV(get_svr(), 1, 0)) {
825 struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *)
826 (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET);
827 setbits_be32(&dcfg->ecccr1,
828 (DCSR_DCFG_ECC_DISABLE_USB1 |
829 DCSR_DCFG_ECC_DISABLE_USB2));
830 }
831#endif
832
Roy Zang3fa75c82013-03-25 07:39:33 +0000833#if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE)
ramneek mehresh9dee2052013-08-05 16:00:16 +0530834 struct ccsr_usb_phy __iomem *usb_phy =
Roy Zang3fa75c82013-03-25 07:39:33 +0000835 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
836 setbits_be32(&usb_phy->pllprg[1],
837 CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN |
838 CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN |
839 CONFIG_SYS_FSL_USB_PLLPRG2_MFI |
840 CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN);
Nikhil Badolad1c561c2014-04-15 14:44:52 +0530841#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
842 usb_single_source_clk_configure(usb_phy);
843#endif
Roy Zang3fa75c82013-03-25 07:39:33 +0000844 setbits_be32(&usb_phy->port1.ctrl,
845 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
846 setbits_be32(&usb_phy->port1.drvvbuscfg,
847 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
848 setbits_be32(&usb_phy->port1.pwrfltcfg,
849 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
850 setbits_be32(&usb_phy->port2.ctrl,
851 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
852 setbits_be32(&usb_phy->port2.drvvbuscfg,
853 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
854 setbits_be32(&usb_phy->port2.pwrfltcfg,
855 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
Suresh Gupta9c641a82014-02-26 14:29:12 +0530856
857#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
858 if (has_erratum_a006261())
859 fsl_erratum_a006261_workaround(usb_phy);
Roy Zang3fa75c82013-03-25 07:39:33 +0000860#endif
861
Suresh Gupta9c641a82014-02-26 14:29:12 +0530862#endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */
863
Kumar Galac916d7c2011-04-13 08:37:44 -0500864#ifdef CONFIG_FMAN_ENET
865 fman_enet_init();
866#endif
867
Timur Tabifbc20aa2011-11-21 17:10:23 -0600868#if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001)
869 /*
870 * For P1022/1013 Rev1.0 silicon, after power on SATA host
871 * controller is configured in legacy mode instead of the
872 * expected enterprise mode. Software needs to clear bit[28]
873 * of HControl register to change to enterprise mode from
874 * legacy mode. We assume that the controller is offline.
875 */
876 if (IS_SVR_REV(svr, 1, 0) &&
877 ((SVR_SOC_VER(svr) == SVR_P1022) ||
York Sun48f6a5c2012-07-06 17:10:33 -0500878 (SVR_SOC_VER(svr) == SVR_P1013))) {
Timur Tabifbc20aa2011-11-21 17:10:23 -0600879 fsl_sata_reg_t *reg;
880
881 /* first SATA controller */
882 reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
883 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
884
885 /* second SATA controller */
886 reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
887 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
888 }
889#endif
890
891
wdenk42d1f032003-10-15 23:53:47 +0000892 return 0;
893}
Kumar Gala26f4cdba2009-08-14 13:37:54 -0500894
Kumar Gala26f4cdba2009-08-14 13:37:54 -0500895void arch_preboot_os(void)
896{
Kumar Gala15fba322009-09-11 15:28:41 -0500897 u32 msr;
898
899 /*
900 * We are changing interrupt offsets and are about to boot the OS so
901 * we need to make sure we disable all async interrupts. EE is already
902 * disabled by the time we get called.
903 */
904 msr = mfmsr();
Prabhakar Kushwaha5344f7a2012-04-29 23:56:30 +0000905 msr &= ~(MSR_ME|MSR_CE);
Kumar Gala15fba322009-09-11 15:28:41 -0500906 mtmsr(msr);
Kumar Gala26f4cdba2009-08-14 13:37:54 -0500907}
Kumar Galaf54fe872010-04-20 10:21:25 -0500908
909#if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
910int sata_initialize(void)
911{
912 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
913 return __sata_initialize();
914
915 return 1;
916}
917#endif
Kumar Galaf9a33f12011-02-02 11:23:50 -0600918
919void cpu_secondary_init_r(void)
920{
Zhao Qiang2a44efe2014-03-21 16:21:45 +0800921#ifdef CONFIG_U_QE
922 uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */
923#elif defined CONFIG_QE
Kumar Galaf9a33f12011-02-02 11:23:50 -0600924 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Zhao Qiang2a44efe2014-03-21 16:21:45 +0800925#endif
926
927#ifdef CONFIG_QE
Kumar Galaf9a33f12011-02-02 11:23:50 -0600928 qe_init(qe_base);
929 qe_reset();
930#endif
931}