blob: f1f80f7ae4f9c20eb7b4e28a69812967faf2bc52 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Kumar Galaa09b9b62010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthout29372ff2007-07-27 01:50:47 -05003 *
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <watchdog.h>
31#include <asm/processor.h>
32#include <ioports.h>
Kumar Galaf54fe872010-04-20 10:21:25 -050033#include <sata.h>
wdenk42d1f032003-10-15 23:53:47 +000034#include <asm/io.h>
Kumar Galafd3c9be2010-05-05 22:35:27 -050035#include <asm/cache.h>
Kumar Gala87163182008-01-16 22:38:34 -060036#include <asm/mmu.h>
Kumar Gala83d40df2008-01-16 01:13:58 -060037#include <asm/fsl_law.h>
Kumar Galaf54fe872010-04-20 10:21:25 -050038#include <asm/fsl_serdes.h>
Kumar Galaec2b74f2008-01-17 16:48:33 -060039#include "mp.h"
Haiying Wanga7b1e1b2011-02-07 16:14:15 -050040#ifdef CONFIG_SYS_QE_FW_IN_NAND
41#include <nand.h>
42#include <errno.h>
43#endif
wdenk42d1f032003-10-15 23:53:47 +000044
Wolfgang Denkd87080b2006-03-31 18:32:53 +020045DECLARE_GLOBAL_DATA_PTR;
46
Kumar Galaa09b9b62010-12-30 12:09:53 -060047extern void srio_init(void);
48
Andy Flemingda9d4612007-08-14 00:14:25 -050049#ifdef CONFIG_QE
50extern qe_iop_conf_t qe_iop_conf_tab[];
51extern void qe_config_iopin(u8 port, u8 pin, int dir,
52 int open_drain, int assign);
53extern void qe_init(uint qe_base);
54extern void qe_reset(void);
55
56static void config_qe_ioports(void)
57{
58 u8 port, pin;
59 int dir, open_drain, assign;
60 int i;
61
62 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
63 port = qe_iop_conf_tab[i].port;
64 pin = qe_iop_conf_tab[i].pin;
65 dir = qe_iop_conf_tab[i].dir;
66 open_drain = qe_iop_conf_tab[i].open_drain;
67 assign = qe_iop_conf_tab[i].assign;
68 qe_config_iopin(port, pin, dir, open_drain, assign);
69 }
70}
71#endif
Matthew McClintock40d5fa32006-06-28 10:43:36 -050072
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050073#ifdef CONFIG_CPM2
Kumar Galaaafeefb2007-11-28 00:36:33 -060074void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk42d1f032003-10-15 23:53:47 +000075{
76 int portnum;
77
78 for (portnum = 0; portnum < 4; portnum++) {
79 uint pmsk = 0,
80 ppar = 0,
81 psor = 0,
82 pdir = 0,
83 podr = 0,
84 pdat = 0;
85 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
86 iop_conf_t *eiopc = iopc + 32;
87 uint msk = 1;
88
89 /*
90 * NOTE:
91 * index 0 refers to pin 31,
92 * index 31 refers to pin 0
93 */
94 while (iopc < eiopc) {
95 if (iopc->conf) {
96 pmsk |= msk;
97 if (iopc->ppar)
98 ppar |= msk;
99 if (iopc->psor)
100 psor |= msk;
101 if (iopc->pdir)
102 pdir |= msk;
103 if (iopc->podr)
104 podr |= msk;
105 if (iopc->pdat)
106 pdat |= msk;
107 }
108
109 msk <<= 1;
110 iopc++;
111 }
112
113 if (pmsk != 0) {
Kumar Galaaafeefb2007-11-28 00:36:33 -0600114 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk42d1f032003-10-15 23:53:47 +0000115 uint tpmsk = ~pmsk;
116
117 /*
118 * the (somewhat confused) paragraph at the
119 * bottom of page 35-5 warns that there might
120 * be "unknown behaviour" when programming
121 * PSORx and PDIRx, if PPARx = 1, so I
122 * decided this meant I had to disable the
123 * dedicated function first, and enable it
124 * last.
125 */
126 iop->ppar &= tpmsk;
127 iop->psor = (iop->psor & tpmsk) | psor;
128 iop->podr = (iop->podr & tpmsk) | podr;
129 iop->pdat = (iop->pdat & tpmsk) | pdat;
130 iop->pdir = (iop->pdir & tpmsk) | pdir;
131 iop->ppar |= ppar;
132 }
133 }
134}
135#endif
136
Kumar Gala6aba33e2009-03-19 03:40:08 -0500137#ifdef CONFIG_SYS_FSL_CPC
138static void enable_cpc(void)
139{
140 int i;
141 u32 size = 0;
142
143 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
144
145 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
146 u32 cpccfg0 = in_be32(&cpc->cpccfg0);
147 size += CPC_CFG0_SZ_K(cpccfg0);
Shaohui Xie2a9fab82011-03-16 10:10:32 +0800148#ifdef CONFIG_RAMBOOT_PBL
149 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
150 /* find and disable LAW of SRAM */
151 struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
152
153 if (law.index == -1) {
154 printf("\nFatal error happened\n");
155 return;
156 }
157 disable_law(law.index);
158
159 clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
160 out_be32(&cpc->cpccsr0, 0);
161 out_be32(&cpc->cpcsrcr0, 0);
162 }
163#endif
Kumar Gala6aba33e2009-03-19 03:40:08 -0500164
Kumar Gala1d2c2a62011-01-13 01:54:01 -0600165#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
166 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
167#endif
Kumar Gala868da592011-01-13 01:56:18 -0600168#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
169 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
170#endif
Kumar Gala1d2c2a62011-01-13 01:54:01 -0600171
Kumar Gala6aba33e2009-03-19 03:40:08 -0500172 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
173 /* Read back to sync write */
174 in_be32(&cpc->cpccsr0);
175
176 }
177
178 printf("Corenet Platform Cache: %d KB enabled\n", size);
179}
180
181void invalidate_cpc(void)
182{
183 int i;
184 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
185
186 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie2a9fab82011-03-16 10:10:32 +0800187 /* skip CPC when it used as all SRAM */
188 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
189 continue;
Kumar Gala6aba33e2009-03-19 03:40:08 -0500190 /* Flash invalidate the CPC and clear all the locks */
191 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
192 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
193 ;
194 }
195}
196#else
197#define enable_cpc()
198#define invalidate_cpc()
199#endif /* CONFIG_SYS_FSL_CPC */
200
wdenk42d1f032003-10-15 23:53:47 +0000201/*
202 * Breathe some life into the CPU...
203 *
204 * Set up the memory map
205 * initialize a bunch of registers
206 */
207
Kumar Gala3c2a67e2009-09-17 01:52:37 -0500208#ifdef CONFIG_FSL_CORENET
209static void corenet_tb_init(void)
210{
211 volatile ccsr_rcpm_t *rcpm =
212 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
213 volatile ccsr_pic_t *pic =
Kim Phillips680c6132010-08-09 18:39:57 -0500214 (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala3c2a67e2009-09-17 01:52:37 -0500215 u32 whoami = in_be32(&pic->whoami);
216
217 /* Enable the timebase register for this core */
218 out_be32(&rcpm->ctbenrl, (1 << whoami));
219}
220#endif
221
wdenk42d1f032003-10-15 23:53:47 +0000222void cpu_init_f (void)
223{
wdenk42d1f032003-10-15 23:53:47 +0000224 extern void m8560_cpm_reset (void);
Stephen Georgef110fe92011-07-20 09:47:26 -0500225#ifdef CONFIG_SYS_DCSRBAR_PHYS
226 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
227#endif
228
Peter Tysera2cd50e2008-11-11 10:17:10 -0600229#ifdef CONFIG_MPC8548
230 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
231 uint svr = get_svr();
232
233 /*
234 * CPU2 errata workaround: A core hang possible while executing
235 * a msync instruction and a snoopable transaction from an I/O
236 * master tagged to make quick forward progress is present.
237 * Fixed in silicon rev 2.1.
238 */
239 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
240 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
241#endif
wdenk42d1f032003-10-15 23:53:47 +0000242
Kumar Gala87163182008-01-16 22:38:34 -0600243 disable_tlb(14);
244 disable_tlb(15);
245
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500246#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000248#endif
249
Becky Brucef51cdaf2010-06-17 11:37:20 -0500250 init_early_memctl_regs();
wdenk42d1f032003-10-15 23:53:47 +0000251
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500252#if defined(CONFIG_CPM2)
wdenk42d1f032003-10-15 23:53:47 +0000253 m8560_cpm_reset();
254#endif
Andy Flemingda9d4612007-08-14 00:14:25 -0500255#ifdef CONFIG_QE
256 /* Config QE ioports */
257 config_qe_ioports();
258#endif
Peter Tyser79f43332009-06-30 17:15:47 -0500259#if defined(CONFIG_FSL_DMA)
260 dma_init();
261#endif
Kumar Gala3c2a67e2009-09-17 01:52:37 -0500262#ifdef CONFIG_FSL_CORENET
263 corenet_tb_init();
264#endif
Kumar Gala94e94112009-11-12 10:26:16 -0600265 init_used_tlb_cams();
Kumar Gala6aba33e2009-03-19 03:40:08 -0500266
267 /* Invalidate the CPC before DDR gets enabled */
268 invalidate_cpc();
Stephen Georgef110fe92011-07-20 09:47:26 -0500269
270 #ifdef CONFIG_SYS_DCSRBAR_PHYS
271 /* set DCSRCR so that DCSR space is 1G */
272 setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
273 in_be32(&gur->dcsrcr);
274#endif
275
wdenk42d1f032003-10-15 23:53:47 +0000276}
277
Kumar Gala35079aa2010-12-15 03:50:47 -0600278/* Implement a dummy function for those platforms w/o SERDES */
279static void __fsl_serdes__init(void)
280{
281 return ;
282}
283__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500284
wdenk42d1f032003-10-15 23:53:47 +0000285/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500286 * Initialize L2 as cache.
287 *
288 * The newer 8548, etc, parts have twice as much cache, but
289 * use the same bit-encoding as the older 8555, etc, parts.
290 *
wdenk42d1f032003-10-15 23:53:47 +0000291 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500292int cpu_init_r(void)
wdenk42d1f032003-10-15 23:53:47 +0000293{
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500294#ifdef CONFIG_SYS_LBC_LCRR
Becky Brucef51cdaf2010-06-17 11:37:20 -0500295 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500296#endif
297
Kumar Galafd3c9be2010-05-05 22:35:27 -0500298#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22)
299 flush_dcache();
300 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
301 sync();
302#endif
303
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200304 puts ("L2: ");
305
wdenk42d1f032003-10-15 23:53:47 +0000306#if defined(CONFIG_L2_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307 volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500308 volatile uint cache_ctl;
309 uint svr, ver;
Ed Swarthout29372ff2007-07-27 01:50:47 -0500310 uint l2srbar;
Kumar Gala73f15a02008-07-14 14:07:00 -0500311 u32 l2siz_field;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500312
313 svr = get_svr();
Kumar Galaf3e04bd2008-04-08 10:45:50 -0500314 ver = SVR_SOC_VER(svr);
wdenk42d1f032003-10-15 23:53:47 +0000315
316 asm("msync;isync");
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500317 cache_ctl = l2cache->l2ctl;
Mingkai Hu7da53352009-09-11 14:19:10 +0800318
319#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
320 if (cache_ctl & MPC85xx_L2CTL_L2E) {
321 /* Clear L2 SRAM memory-mapped base address */
322 out_be32(&l2cache->l2srbar0, 0x0);
323 out_be32(&l2cache->l2srbar1, 0x0);
324
325 /* set MBECCDIS=0, SBECCDIS=0 */
326 clrbits_be32(&l2cache->l2errdis,
327 (MPC85xx_L2ERRDIS_MBECC |
328 MPC85xx_L2ERRDIS_SBECC));
329
330 /* set L2E=0, L2SRAM=0 */
331 clrbits_be32(&l2cache->l2ctl,
332 (MPC85xx_L2CTL_L2E |
333 MPC85xx_L2CTL_L2SRAM_ENTIRE));
334 }
335#endif
336
Kumar Gala73f15a02008-07-14 14:07:00 -0500337 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500338
Kumar Gala73f15a02008-07-14 14:07:00 -0500339 switch (l2siz_field) {
340 case 0x0:
341 printf(" unknown size (0x%08x)\n", cache_ctl);
342 return -1;
343 break;
344 case 0x1:
345 if (ver == SVR_8540 || ver == SVR_8560 ||
346 ver == SVR_8541 || ver == SVR_8541_E ||
347 ver == SVR_8555 || ver == SVR_8555_E) {
348 puts("128 KB ");
349 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
350 cache_ctl = 0xc4000000;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500351 } else {
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200352 puts("256 KB ");
Ed Swarthout29372ff2007-07-27 01:50:47 -0500353 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
354 }
355 break;
Kumar Gala73f15a02008-07-14 14:07:00 -0500356 case 0x2:
357 if (ver == SVR_8540 || ver == SVR_8560 ||
358 ver == SVR_8541 || ver == SVR_8541_E ||
359 ver == SVR_8555 || ver == SVR_8555_E) {
360 puts("256 KB ");
361 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
362 cache_ctl = 0xc8000000;
363 } else {
364 puts ("512 KB ");
365 /* set L2E=1, L2I=1, & L2SRAM=0 */
366 cache_ctl = 0xc0000000;
367 }
368 break;
369 case 0x3:
370 puts("1024 KB ");
371 /* set L2E=1, L2I=1, & L2SRAM=0 */
372 cache_ctl = 0xc0000000;
373 break;
Jon Loeligerd65cfe82005-07-25 10:58:39 -0500374 }
375
Mingkai Hu76b474e2009-08-18 15:37:15 +0800376 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200377 puts("already enabled");
Ed Swarthout29372ff2007-07-27 01:50:47 -0500378 l2srbar = l2cache->l2srbar0;
Haiying Wang888279b2010-12-01 10:35:30 -0500379#if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
Mingkai Hu76b474e2009-08-18 15:37:15 +0800380 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
381 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthout29372ff2007-07-27 01:50:47 -0500383 l2cache->l2srbar0 = l2srbar;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384 printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthout29372ff2007-07-27 01:50:47 -0500385 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthout29372ff2007-07-27 01:50:47 -0500387 puts("\n");
388 } else {
389 asm("msync;isync");
390 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
391 asm("msync;isync");
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200392 puts("enabled\n");
Ed Swarthout29372ff2007-07-27 01:50:47 -0500393 }
Kumar Gala1b3e4042009-03-19 09:16:10 -0500394#elif defined(CONFIG_BACKSIDE_L2_CACHE)
395 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
396
397 /* invalidate the L2 cache */
Kumar Gala25bacf72009-09-22 15:45:44 -0500398 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
399 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Gala1b3e4042009-03-19 09:16:10 -0500400 ;
401
Kumar Gala82fd1f82009-03-19 02:53:01 -0500402#ifdef CONFIG_SYS_CACHE_STASHING
403 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
404 mtspr(SPRN_L2CSR1, (32 + 1));
405#endif
406
Kumar Gala1b3e4042009-03-19 09:16:10 -0500407 /* enable the cache */
408 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
409
Dave Liu654ea1f2009-10-22 00:10:23 -0500410 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
411 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
412 ;
Kumar Gala1b3e4042009-03-19 09:16:10 -0500413 printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
Dave Liu654ea1f2009-10-22 00:10:23 -0500414 }
wdenk42d1f032003-10-15 23:53:47 +0000415#else
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200416 puts("disabled\n");
wdenk42d1f032003-10-15 23:53:47 +0000417#endif
Kumar Gala6aba33e2009-03-19 03:40:08 -0500418
419 enable_cpc();
420
Kumar Galaaf025062010-05-22 13:21:39 -0500421 /* needs to be in ram since code uses global static vars */
422 fsl_serdes_init();
Kumar Galaaf025062010-05-22 13:21:39 -0500423
Kumar Galaa09b9b62010-12-30 12:09:53 -0600424#ifdef CONFIG_SYS_SRIO
425 srio_init();
426#endif
427
Kumar Galaec2b74f2008-01-17 16:48:33 -0600428#if defined(CONFIG_MP)
429 setup_mp();
430#endif
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500431
Roy Zangae026ff2011-01-07 00:24:27 -0600432#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC136
433 {
434 void *p;
435 p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
436 setbits_be32(p, 1 << (31 - 14));
437 }
438#endif
439
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500440#ifdef CONFIG_SYS_LBC_LCRR
441 /*
442 * Modify the CLKDIV field of LCRR register to improve the writing
443 * speed for NOR flash.
444 */
445 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
446 __raw_readl(&lbc->lcrr);
447 isync();
448#endif
449
Roy Zang86221f02011-04-13 00:08:51 -0500450#ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
451 {
452 ccsr_usb_phy_t *usb_phy1 =
453 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
454 out_be32(&usb_phy1->usb_enable_override,
455 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
456 }
457#endif
458#ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
459 {
460 ccsr_usb_phy_t *usb_phy2 =
461 (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
462 out_be32(&usb_phy2->usb_enable_override,
463 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
464 }
465#endif
466
wdenk42d1f032003-10-15 23:53:47 +0000467 return 0;
468}
Kumar Gala26f4cdba2009-08-14 13:37:54 -0500469
470extern void setup_ivors(void);
471
472void arch_preboot_os(void)
473{
Kumar Gala15fba322009-09-11 15:28:41 -0500474 u32 msr;
475
476 /*
477 * We are changing interrupt offsets and are about to boot the OS so
478 * we need to make sure we disable all async interrupts. EE is already
479 * disabled by the time we get called.
480 */
481 msr = mfmsr();
482 msr &= ~(MSR_ME|MSR_CE|MSR_DE);
483 mtmsr(msr);
484
Kumar Gala26f4cdba2009-08-14 13:37:54 -0500485 setup_ivors();
486}
Kumar Galaf54fe872010-04-20 10:21:25 -0500487
488#if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
489int sata_initialize(void)
490{
491 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
492 return __sata_initialize();
493
494 return 1;
495}
496#endif
Kumar Galaf9a33f12011-02-02 11:23:50 -0600497
498void cpu_secondary_init_r(void)
499{
500#ifdef CONFIG_QE
501 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Haiying Wanga7b1e1b2011-02-07 16:14:15 -0500502#ifdef CONFIG_SYS_QE_FW_IN_NAND
503 int ret;
504 size_t fw_length = CONFIG_SYS_QE_FW_LENGTH;
505
506 /* load QE firmware from NAND flash to DDR first */
507 ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FW_IN_NAND,
508 &fw_length, (u_char *)CONFIG_SYS_QE_FW_ADDR);
509
510 if (ret && ret == -EUCLEAN) {
511 printf ("NAND read for QE firmware at offset %x failed %d\n",
512 CONFIG_SYS_QE_FW_IN_NAND, ret);
513 }
514#endif
Kumar Galaf9a33f12011-02-02 11:23:50 -0600515 qe_init(qe_base);
516 qe_reset();
517#endif
518}