blob: 1ea240ef4956d9c8964955b5f06afa9a7670ab26 [file] [log] [blame]
York Sun2f78eae2014-06-23 15:15:54 -07001/*
2 * Copyright 2014, Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _ASM_ARMV8_FSL_LSCH3_CONFIG_
8#define _ASM_ARMV8_FSL_LSCH3_CONFIG_
9
10#include <fsl_ddrc_version.h>
Prabhakar Kushwahaa2a55e52015-03-19 09:20:45 -070011
12#define CONFIG_SYS_PAGE_SIZE 0x10000
Nikhil Badolaca7fb122015-06-26 16:59:21 +053013#define CONFIG_SYS_CACHELINE_SIZE 64
Prabhakar Kushwahac5177712015-03-19 09:20:46 -070014
15#ifndef L1_CACHE_BYTES
16#define L1_CACHE_SHIFT 6
17#define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
18#endif
19
York Sun40f8dec2014-09-08 12:20:00 -070020#define CONFIG_MP
York Sun2f78eae2014-06-23 15:15:54 -070021#define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
22/* Link Definitions */
23#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
24
25#define CONFIG_SYS_IMMR 0x01000000
26#define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
27#define CONFIG_SYS_FSL_DDR2_ADDR (CONFIG_SYS_IMMR + 0x00090000)
York Sund9c68b12014-08-13 10:21:05 -070028#define CONFIG_SYS_FSL_DDR3_ADDR 0x08210000
York Sun2f78eae2014-06-23 15:15:54 -070029#define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00E00000)
30#define CONFIG_SYS_FSL_PMU_ADDR (CONFIG_SYS_IMMR + 0x00E30000)
York Sun40f8dec2014-09-08 12:20:00 -070031#define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00E60000)
York Sun2f78eae2014-06-23 15:15:54 -070032#define CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR (CONFIG_SYS_IMMR + 0x00300000)
33#define CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR (CONFIG_SYS_IMMR + 0x00310000)
34#define CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR (CONFIG_SYS_IMMR + 0x00370000)
Yangbo Lu8b064602015-03-20 19:28:31 -070035#define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x01140000)
York Sun2f78eae2014-06-23 15:15:54 -070036#define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x01240000)
37#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011C0500)
38#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011C0600)
39#define CONFIG_SYS_FSL_TIMER_ADDR 0x023d0000
40#define CONFIG_SYS_FSL_PMU_CLTBENR (CONFIG_SYS_FSL_PMU_ADDR + \
41 0x18A0)
42
Prabhakar Kushwaha9cc2c472015-03-20 19:28:22 -070043#define CONFIG_SYS_FSL_WRIOP1_ADDR (CONFIG_SYS_IMMR + 0x7B80000)
44#define CONFIG_SYS_FSL_WRIOP1_MDIO1 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x16000)
45#define CONFIG_SYS_FSL_WRIOP1_MDIO2 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x17000)
Minghuan Lian31d34c62015-03-20 19:28:16 -070046#define CONFIG_SYS_FSL_LSCH3_SERDES_ADDR (CONFIG_SYS_IMMR + 0xEA0000)
47
Bhupesh Sharma422cb082015-03-19 09:20:43 -070048/* SP (Cortex-A5) related */
49#define CONFIG_SYS_FSL_SP_ADDR (CONFIG_SYS_IMMR + 0x00F00000)
50#define CONFIG_SYS_FSL_SP_VSG_GIC_ADDR (CONFIG_SYS_FSL_SP_ADDR)
51#define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR1 (CONFIG_SYS_FSL_SP_ADDR)
52#define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR2 \
53 (CONFIG_SYS_FSL_SP_ADDR + 0x0008)
54#define CONFIG_SYS_FSL_SP_LOOPBACK_DUART \
55 (CONFIG_SYS_FSL_SP_ADDR + 0x1000)
56
York Sun9955b4a2015-01-06 13:18:47 -080057#define CONFIG_SYS_FSL_DCSR_DDR_ADDR 0x70012c000ULL
58#define CONFIG_SYS_FSL_DCSR_DDR2_ADDR 0x70012d000ULL
59#define CONFIG_SYS_FSL_DCSR_DDR3_ADDR 0x700132000ULL
60#define CONFIG_SYS_FSL_DCSR_DDR4_ADDR 0x700133000ULL
61
York Sun2f78eae2014-06-23 15:15:54 -070062#define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01000000)
63#define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01010000)
64#define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x01020000)
65#define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x01030000)
66
Nikhil Badolaf7ff0e52015-06-26 17:01:50 +053067#define CONFIG_SYS_LS2085A_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x02100000)
68#define CONFIG_SYS_LS2085A_XHCI_USB2_ADDR (CONFIG_SYS_IMMR + 0x02110000)
69
Bhupesh Sharma9c66ce62015-01-06 13:11:21 -080070/* TZ Protection Controller Definitions */
71#define TZPC_BASE 0x02200000
72#define TZPCR0SIZE_BASE (TZPC_BASE)
73#define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
74#define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
75#define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
76#define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
77#define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
78#define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
79#define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
80#define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
81#define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
82
83/* TZ Address Space Controller Definitions */
84#define TZASC1_BASE 0x01100000 /* as per CCSR map. */
85#define TZASC2_BASE 0x01110000 /* as per CCSR map. */
86#define TZASC3_BASE 0x01120000 /* as per CCSR map. */
87#define TZASC4_BASE 0x01130000 /* as per CCSR map. */
88#define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000)))
89#define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004)
90#define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008)
91#define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100)
92#define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104)
93#define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108)
94#define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C)
95#define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110)
96#define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114)
97
York Sun2f78eae2014-06-23 15:15:54 -070098/* Generic Interrupt Controller Definitions */
99#define GICD_BASE 0x06000000
100#define GICR_BASE 0x06100000
101
102/* SMMU Defintions */
103#define SMMU_BASE 0x05000000 /* GR0 Base */
104
105/* DDR */
106#define CONFIG_SYS_FSL_DDR_LE
107#define CONFIG_VERY_BIG_RAM
York Sun8340e7a2014-06-23 15:36:44 -0700108#ifdef CONFIG_SYS_FSL_DDR4
109#define CONFIG_SYS_FSL_DDRC_GEN4
110#else
York Sun2f78eae2014-06-23 15:15:54 -0700111#define CONFIG_SYS_FSL_DDRC_ARM_GEN3 /* Enable Freescale ARM DDR3 driver */
York Sun8340e7a2014-06-23 15:36:44 -0700112#endif
York Sun2f78eae2014-06-23 15:15:54 -0700113#define CONFIG_SYS_FSL_DDR /* Freescale DDR driver */
114#define CONFIG_SYS_LS2_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
115#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS2_DDR_BLOCK1_SIZE
116#define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_5_0
117
Yangbo Lu8b064602015-03-20 19:28:31 -0700118#define CONFIG_SYS_FSL_ESDHC_LE
York Sun2f78eae2014-06-23 15:15:54 -0700119/* IFC */
120#define CONFIG_SYS_FSL_IFC_LE
Shaohui Xiecd348ef2015-03-20 19:28:19 -0700121#define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
York Sun2f78eae2014-06-23 15:15:54 -0700122
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700123/* PCIe */
124#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
125#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
126#define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000)
127#define CONFIG_SYS_PCIE4_ADDR (CONFIG_SYS_IMMR + 0x2700000)
128#define CONFIG_SYS_PCIE1_PHYS_ADDR 0x1000000000ULL
129#define CONFIG_SYS_PCIE2_PHYS_ADDR 0x1200000000ULL
130#define CONFIG_SYS_PCIE3_PHYS_ADDR 0x1400000000ULL
131#define CONFIG_SYS_PCIE4_PHYS_ADDR 0x1600000000ULL
132
Scott Wood07c66002015-03-20 19:28:10 -0700133/* Cache Coherent Interconnect */
134#define CCI_MN_BASE 0x04000000
135#define CCI_MN_RNF_NODEID_LIST 0x180
136#define CCI_MN_DVM_DOMAIN_CTL 0x200
137#define CCI_MN_DVM_DOMAIN_CTL_SET 0x210
138
Bhupesh Sharma3ffa95c2015-07-01 09:58:03 +0530139#define CCI_RN_I_0_BASE (CCI_MN_BASE + 0x800000)
140#define CCI_RN_I_2_BASE (CCI_MN_BASE + 0x820000)
141#define CCI_RN_I_6_BASE (CCI_MN_BASE + 0x860000)
142#define CCI_RN_I_12_BASE (CCI_MN_BASE + 0x8C0000)
143#define CCI_RN_I_16_BASE (CCI_MN_BASE + 0x900000)
144#define CCI_RN_I_20_BASE (CCI_MN_BASE + 0x940000)
145
146#define CCI_S0_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x10)
147#define CCI_S1_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x110)
148#define CCI_S2_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x210)
149
Scott Woodb2d5ac52015-03-24 13:25:02 -0700150/* Device Configuration */
151#define DCFG_BASE 0x01e00000
152#define DCFG_PORSR1 0x000
153#define DCFG_PORSR1_RCW_SRC 0xff800000
154#define DCFG_PORSR1_RCW_SRC_NOR 0x12f00000
Haikun Wange71a9802015-06-26 19:58:12 +0800155#define DCFG_RCWSR13 0x130
156#define DCFG_RCWSR13_DSPI (0 << 8)
Scott Woodb2d5ac52015-03-24 13:25:02 -0700157
158#define DCFG_DCSR_BASE 0X700100000ULL
159#define DCFG_DCSR_PORCR1 0x000
160
Scott Woodd746fef2015-03-20 19:28:13 -0700161/* Supplemental Configuration */
162#define SCFG_BASE 0x01fc0000
163#define SCFG_USB3PRM1CR 0x000
164
York Sunf749db32014-06-23 15:15:56 -0700165#ifdef CONFIG_LS2085A
York Sun2f78eae2014-06-23 15:15:54 -0700166#define CONFIG_MAX_CPUS 16
167#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
York Sund9c68b12014-08-13 10:21:05 -0700168#define CONFIG_NUM_DDR_CONTROLLERS 3
York Sun2f78eae2014-06-23 15:15:54 -0700169#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 }
Minghuan Lian31d34c62015-03-20 19:28:16 -0700170#define CONFIG_SYS_FSL_SRDS_1
171#define CONFIG_SYS_FSL_SRDS_2
York Sun2f78eae2014-06-23 15:15:54 -0700172#else
173#error SoC not defined
174#endif
175
York Suna5ebdf02015-01-06 13:18:59 -0800176#ifdef CONFIG_LS2085A
177#define CONFIG_SYS_FSL_ERRATUM_A008336
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700178#define CONFIG_SYS_FSL_ERRATUM_A008511
York Sun1478fde2015-01-06 13:19:00 -0800179#define CONFIG_SYS_FSL_ERRATUM_A008514
York Sun060ef092015-03-20 19:28:05 -0700180#define CONFIG_SYS_FSL_ERRATUM_A008585
Scott Woodd746fef2015-03-20 19:28:13 -0700181#define CONFIG_SYS_FSL_ERRATUM_A008751
York Suna5ebdf02015-01-06 13:18:59 -0800182#endif
183
York Sun2f78eae2014-06-23 15:15:54 -0700184#endif /* _ASM_ARMV8_FSL_LSCH3_CONFIG_ */