York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2014, Freescale Semiconductor |
| 3 | * |
| 4 | * SPDX-License-Identifier: GPL-2.0+ |
| 5 | */ |
| 6 | |
| 7 | #ifndef _ASM_ARMV8_FSL_LSCH3_CONFIG_ |
| 8 | #define _ASM_ARMV8_FSL_LSCH3_CONFIG_ |
| 9 | |
| 10 | #include <fsl_ddrc_version.h> |
Prabhakar Kushwaha | a2a55e5 | 2015-03-19 09:20:45 -0700 | [diff] [blame] | 11 | |
| 12 | #define CONFIG_SYS_PAGE_SIZE 0x10000 |
Nikhil Badola | ca7fb12 | 2015-06-26 16:59:21 +0530 | [diff] [blame^] | 13 | #define CONFIG_SYS_CACHELINE_SIZE 64 |
Prabhakar Kushwaha | c517771 | 2015-03-19 09:20:46 -0700 | [diff] [blame] | 14 | |
| 15 | #ifndef L1_CACHE_BYTES |
| 16 | #define L1_CACHE_SHIFT 6 |
| 17 | #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT) |
| 18 | #endif |
| 19 | |
York Sun | 40f8dec | 2014-09-08 12:20:00 -0700 | [diff] [blame] | 20 | #define CONFIG_MP |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 21 | #define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */ |
| 22 | /* Link Definitions */ |
| 23 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) |
| 24 | |
| 25 | #define CONFIG_SYS_IMMR 0x01000000 |
| 26 | #define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000) |
| 27 | #define CONFIG_SYS_FSL_DDR2_ADDR (CONFIG_SYS_IMMR + 0x00090000) |
York Sun | d9c68b1 | 2014-08-13 10:21:05 -0700 | [diff] [blame] | 28 | #define CONFIG_SYS_FSL_DDR3_ADDR 0x08210000 |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 29 | #define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00E00000) |
| 30 | #define CONFIG_SYS_FSL_PMU_ADDR (CONFIG_SYS_IMMR + 0x00E30000) |
York Sun | 40f8dec | 2014-09-08 12:20:00 -0700 | [diff] [blame] | 31 | #define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00E60000) |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 32 | #define CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR (CONFIG_SYS_IMMR + 0x00300000) |
| 33 | #define CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR (CONFIG_SYS_IMMR + 0x00310000) |
| 34 | #define CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR (CONFIG_SYS_IMMR + 0x00370000) |
Yangbo Lu | 8b06460 | 2015-03-20 19:28:31 -0700 | [diff] [blame] | 35 | #define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x01140000) |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 36 | #define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x01240000) |
| 37 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011C0500) |
| 38 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011C0600) |
| 39 | #define CONFIG_SYS_FSL_TIMER_ADDR 0x023d0000 |
| 40 | #define CONFIG_SYS_FSL_PMU_CLTBENR (CONFIG_SYS_FSL_PMU_ADDR + \ |
| 41 | 0x18A0) |
| 42 | |
Prabhakar Kushwaha | 9cc2c47 | 2015-03-20 19:28:22 -0700 | [diff] [blame] | 43 | #define CONFIG_SYS_FSL_WRIOP1_ADDR (CONFIG_SYS_IMMR + 0x7B80000) |
| 44 | #define CONFIG_SYS_FSL_WRIOP1_MDIO1 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x16000) |
| 45 | #define CONFIG_SYS_FSL_WRIOP1_MDIO2 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x17000) |
Minghuan Lian | 31d34c6 | 2015-03-20 19:28:16 -0700 | [diff] [blame] | 46 | #define CONFIG_SYS_FSL_LSCH3_SERDES_ADDR (CONFIG_SYS_IMMR + 0xEA0000) |
| 47 | |
Bhupesh Sharma | 422cb08 | 2015-03-19 09:20:43 -0700 | [diff] [blame] | 48 | /* SP (Cortex-A5) related */ |
| 49 | #define CONFIG_SYS_FSL_SP_ADDR (CONFIG_SYS_IMMR + 0x00F00000) |
| 50 | #define CONFIG_SYS_FSL_SP_VSG_GIC_ADDR (CONFIG_SYS_FSL_SP_ADDR) |
| 51 | #define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR1 (CONFIG_SYS_FSL_SP_ADDR) |
| 52 | #define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR2 \ |
| 53 | (CONFIG_SYS_FSL_SP_ADDR + 0x0008) |
| 54 | #define CONFIG_SYS_FSL_SP_LOOPBACK_DUART \ |
| 55 | (CONFIG_SYS_FSL_SP_ADDR + 0x1000) |
| 56 | |
York Sun | 9955b4a | 2015-01-06 13:18:47 -0800 | [diff] [blame] | 57 | #define CONFIG_SYS_FSL_DCSR_DDR_ADDR 0x70012c000ULL |
| 58 | #define CONFIG_SYS_FSL_DCSR_DDR2_ADDR 0x70012d000ULL |
| 59 | #define CONFIG_SYS_FSL_DCSR_DDR3_ADDR 0x700132000ULL |
| 60 | #define CONFIG_SYS_FSL_DCSR_DDR4_ADDR 0x700133000ULL |
| 61 | |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 62 | #define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01000000) |
| 63 | #define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01010000) |
| 64 | #define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x01020000) |
| 65 | #define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x01030000) |
| 66 | |
Bhupesh Sharma | 9c66ce6 | 2015-01-06 13:11:21 -0800 | [diff] [blame] | 67 | /* TZ Protection Controller Definitions */ |
| 68 | #define TZPC_BASE 0x02200000 |
| 69 | #define TZPCR0SIZE_BASE (TZPC_BASE) |
| 70 | #define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800) |
| 71 | #define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804) |
| 72 | #define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808) |
| 73 | #define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C) |
| 74 | #define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810) |
| 75 | #define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814) |
| 76 | #define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818) |
| 77 | #define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C) |
| 78 | #define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820) |
| 79 | |
| 80 | /* TZ Address Space Controller Definitions */ |
| 81 | #define TZASC1_BASE 0x01100000 /* as per CCSR map. */ |
| 82 | #define TZASC2_BASE 0x01110000 /* as per CCSR map. */ |
| 83 | #define TZASC3_BASE 0x01120000 /* as per CCSR map. */ |
| 84 | #define TZASC4_BASE 0x01130000 /* as per CCSR map. */ |
| 85 | #define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000))) |
| 86 | #define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004) |
| 87 | #define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008) |
| 88 | #define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100) |
| 89 | #define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104) |
| 90 | #define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108) |
| 91 | #define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C) |
| 92 | #define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110) |
| 93 | #define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114) |
| 94 | |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 95 | /* Generic Interrupt Controller Definitions */ |
| 96 | #define GICD_BASE 0x06000000 |
| 97 | #define GICR_BASE 0x06100000 |
| 98 | |
| 99 | /* SMMU Defintions */ |
| 100 | #define SMMU_BASE 0x05000000 /* GR0 Base */ |
| 101 | |
| 102 | /* DDR */ |
| 103 | #define CONFIG_SYS_FSL_DDR_LE |
| 104 | #define CONFIG_VERY_BIG_RAM |
York Sun | 8340e7a | 2014-06-23 15:36:44 -0700 | [diff] [blame] | 105 | #ifdef CONFIG_SYS_FSL_DDR4 |
| 106 | #define CONFIG_SYS_FSL_DDRC_GEN4 |
| 107 | #else |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 108 | #define CONFIG_SYS_FSL_DDRC_ARM_GEN3 /* Enable Freescale ARM DDR3 driver */ |
York Sun | 8340e7a | 2014-06-23 15:36:44 -0700 | [diff] [blame] | 109 | #endif |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 110 | #define CONFIG_SYS_FSL_DDR /* Freescale DDR driver */ |
| 111 | #define CONFIG_SYS_LS2_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30) |
| 112 | #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS2_DDR_BLOCK1_SIZE |
| 113 | #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_5_0 |
| 114 | |
Yangbo Lu | 8b06460 | 2015-03-20 19:28:31 -0700 | [diff] [blame] | 115 | #define CONFIG_SYS_FSL_ESDHC_LE |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 116 | /* IFC */ |
| 117 | #define CONFIG_SYS_FSL_IFC_LE |
Shaohui Xie | cd348ef | 2015-03-20 19:28:19 -0700 | [diff] [blame] | 118 | #define CONFIG_SYS_MEMAC_LITTLE_ENDIAN |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 119 | |
Prabhakar Kushwaha | f3f8c56 | 2015-03-20 19:28:06 -0700 | [diff] [blame] | 120 | /* PCIe */ |
| 121 | #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000) |
| 122 | #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000) |
| 123 | #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000) |
| 124 | #define CONFIG_SYS_PCIE4_ADDR (CONFIG_SYS_IMMR + 0x2700000) |
| 125 | #define CONFIG_SYS_PCIE1_PHYS_ADDR 0x1000000000ULL |
| 126 | #define CONFIG_SYS_PCIE2_PHYS_ADDR 0x1200000000ULL |
| 127 | #define CONFIG_SYS_PCIE3_PHYS_ADDR 0x1400000000ULL |
| 128 | #define CONFIG_SYS_PCIE4_PHYS_ADDR 0x1600000000ULL |
| 129 | |
Scott Wood | 07c6600 | 2015-03-20 19:28:10 -0700 | [diff] [blame] | 130 | /* Cache Coherent Interconnect */ |
| 131 | #define CCI_MN_BASE 0x04000000 |
| 132 | #define CCI_MN_RNF_NODEID_LIST 0x180 |
| 133 | #define CCI_MN_DVM_DOMAIN_CTL 0x200 |
| 134 | #define CCI_MN_DVM_DOMAIN_CTL_SET 0x210 |
| 135 | |
Scott Wood | b2d5ac5 | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 136 | /* Device Configuration */ |
| 137 | #define DCFG_BASE 0x01e00000 |
| 138 | #define DCFG_PORSR1 0x000 |
| 139 | #define DCFG_PORSR1_RCW_SRC 0xff800000 |
| 140 | #define DCFG_PORSR1_RCW_SRC_NOR 0x12f00000 |
Haikun Wang | e71a980 | 2015-06-26 19:58:12 +0800 | [diff] [blame] | 141 | #define DCFG_RCWSR13 0x130 |
| 142 | #define DCFG_RCWSR13_DSPI (0 << 8) |
Scott Wood | b2d5ac5 | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 143 | |
| 144 | #define DCFG_DCSR_BASE 0X700100000ULL |
| 145 | #define DCFG_DCSR_PORCR1 0x000 |
| 146 | |
Scott Wood | d746fef | 2015-03-20 19:28:13 -0700 | [diff] [blame] | 147 | /* Supplemental Configuration */ |
| 148 | #define SCFG_BASE 0x01fc0000 |
| 149 | #define SCFG_USB3PRM1CR 0x000 |
| 150 | |
York Sun | f749db3 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 151 | #ifdef CONFIG_LS2085A |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 152 | #define CONFIG_MAX_CPUS 16 |
| 153 | #define CONFIG_SYS_FSL_IFC_BANK_COUNT 8 |
York Sun | d9c68b1 | 2014-08-13 10:21:05 -0700 | [diff] [blame] | 154 | #define CONFIG_NUM_DDR_CONTROLLERS 3 |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 155 | #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 } |
Minghuan Lian | 31d34c6 | 2015-03-20 19:28:16 -0700 | [diff] [blame] | 156 | #define CONFIG_SYS_FSL_SRDS_1 |
| 157 | #define CONFIG_SYS_FSL_SRDS_2 |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 158 | #else |
| 159 | #error SoC not defined |
| 160 | #endif |
| 161 | |
York Sun | a5ebdf0 | 2015-01-06 13:18:59 -0800 | [diff] [blame] | 162 | #ifdef CONFIG_LS2085A |
| 163 | #define CONFIG_SYS_FSL_ERRATUM_A008336 |
Prabhakar Kushwaha | f3f8c56 | 2015-03-20 19:28:06 -0700 | [diff] [blame] | 164 | #define CONFIG_SYS_FSL_ERRATUM_A008511 |
York Sun | 1478fde | 2015-01-06 13:19:00 -0800 | [diff] [blame] | 165 | #define CONFIG_SYS_FSL_ERRATUM_A008514 |
York Sun | 060ef09 | 2015-03-20 19:28:05 -0700 | [diff] [blame] | 166 | #define CONFIG_SYS_FSL_ERRATUM_A008585 |
Scott Wood | d746fef | 2015-03-20 19:28:13 -0700 | [diff] [blame] | 167 | #define CONFIG_SYS_FSL_ERRATUM_A008751 |
York Sun | a5ebdf0 | 2015-01-06 13:18:59 -0800 | [diff] [blame] | 168 | #endif |
| 169 | |
York Sun | 2f78eae | 2014-06-23 15:15:54 -0700 | [diff] [blame] | 170 | #endif /* _ASM_ARMV8_FSL_LSCH3_CONFIG_ */ |