blob: 77c20ab4ad0b4715ddc68dd71545527dfe9d6044 [file] [log] [blame]
York Sun2f78eae2014-06-23 15:15:54 -07001/*
2 * Copyright 2014, Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _ASM_ARMV8_FSL_LSCH3_CONFIG_
8#define _ASM_ARMV8_FSL_LSCH3_CONFIG_
9
10#include <fsl_ddrc_version.h>
Prabhakar Kushwahaa2a55e52015-03-19 09:20:45 -070011
12#define CONFIG_SYS_PAGE_SIZE 0x10000
Prabhakar Kushwahac5177712015-03-19 09:20:46 -070013
14#ifndef L1_CACHE_BYTES
15#define L1_CACHE_SHIFT 6
16#define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
17#endif
18
York Sun40f8dec2014-09-08 12:20:00 -070019#define CONFIG_MP
York Sun2f78eae2014-06-23 15:15:54 -070020#define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
21/* Link Definitions */
22#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
23
24#define CONFIG_SYS_IMMR 0x01000000
25#define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
26#define CONFIG_SYS_FSL_DDR2_ADDR (CONFIG_SYS_IMMR + 0x00090000)
York Sund9c68b12014-08-13 10:21:05 -070027#define CONFIG_SYS_FSL_DDR3_ADDR 0x08210000
York Sun2f78eae2014-06-23 15:15:54 -070028#define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00E00000)
29#define CONFIG_SYS_FSL_PMU_ADDR (CONFIG_SYS_IMMR + 0x00E30000)
York Sun40f8dec2014-09-08 12:20:00 -070030#define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00E60000)
York Sun2f78eae2014-06-23 15:15:54 -070031#define CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR (CONFIG_SYS_IMMR + 0x00300000)
32#define CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR (CONFIG_SYS_IMMR + 0x00310000)
33#define CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR (CONFIG_SYS_IMMR + 0x00370000)
34#define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x01240000)
35#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011C0500)
36#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011C0600)
37#define CONFIG_SYS_FSL_TIMER_ADDR 0x023d0000
38#define CONFIG_SYS_FSL_PMU_CLTBENR (CONFIG_SYS_FSL_PMU_ADDR + \
39 0x18A0)
40
Prabhakar Kushwaha9cc2c472015-03-20 19:28:22 -070041#define CONFIG_SYS_FSL_WRIOP1_ADDR (CONFIG_SYS_IMMR + 0x7B80000)
42#define CONFIG_SYS_FSL_WRIOP1_MDIO1 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x16000)
43#define CONFIG_SYS_FSL_WRIOP1_MDIO2 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x17000)
Minghuan Lian31d34c62015-03-20 19:28:16 -070044#define CONFIG_SYS_FSL_LSCH3_SERDES_ADDR (CONFIG_SYS_IMMR + 0xEA0000)
45
Bhupesh Sharma422cb082015-03-19 09:20:43 -070046/* SP (Cortex-A5) related */
47#define CONFIG_SYS_FSL_SP_ADDR (CONFIG_SYS_IMMR + 0x00F00000)
48#define CONFIG_SYS_FSL_SP_VSG_GIC_ADDR (CONFIG_SYS_FSL_SP_ADDR)
49#define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR1 (CONFIG_SYS_FSL_SP_ADDR)
50#define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR2 \
51 (CONFIG_SYS_FSL_SP_ADDR + 0x0008)
52#define CONFIG_SYS_FSL_SP_LOOPBACK_DUART \
53 (CONFIG_SYS_FSL_SP_ADDR + 0x1000)
54
York Sun9955b4a2015-01-06 13:18:47 -080055#define CONFIG_SYS_FSL_DCSR_DDR_ADDR 0x70012c000ULL
56#define CONFIG_SYS_FSL_DCSR_DDR2_ADDR 0x70012d000ULL
57#define CONFIG_SYS_FSL_DCSR_DDR3_ADDR 0x700132000ULL
58#define CONFIG_SYS_FSL_DCSR_DDR4_ADDR 0x700133000ULL
59
York Sun2f78eae2014-06-23 15:15:54 -070060#define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01000000)
61#define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01010000)
62#define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x01020000)
63#define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x01030000)
64
Bhupesh Sharma9c66ce62015-01-06 13:11:21 -080065/* TZ Protection Controller Definitions */
66#define TZPC_BASE 0x02200000
67#define TZPCR0SIZE_BASE (TZPC_BASE)
68#define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
69#define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
70#define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
71#define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
72#define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
73#define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
74#define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
75#define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
76#define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
77
78/* TZ Address Space Controller Definitions */
79#define TZASC1_BASE 0x01100000 /* as per CCSR map. */
80#define TZASC2_BASE 0x01110000 /* as per CCSR map. */
81#define TZASC3_BASE 0x01120000 /* as per CCSR map. */
82#define TZASC4_BASE 0x01130000 /* as per CCSR map. */
83#define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000)))
84#define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004)
85#define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008)
86#define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100)
87#define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104)
88#define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108)
89#define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C)
90#define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110)
91#define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114)
92
York Sun2f78eae2014-06-23 15:15:54 -070093/* Generic Interrupt Controller Definitions */
94#define GICD_BASE 0x06000000
95#define GICR_BASE 0x06100000
96
97/* SMMU Defintions */
98#define SMMU_BASE 0x05000000 /* GR0 Base */
99
100/* DDR */
101#define CONFIG_SYS_FSL_DDR_LE
102#define CONFIG_VERY_BIG_RAM
York Sun8340e7a2014-06-23 15:36:44 -0700103#ifdef CONFIG_SYS_FSL_DDR4
104#define CONFIG_SYS_FSL_DDRC_GEN4
105#else
York Sun2f78eae2014-06-23 15:15:54 -0700106#define CONFIG_SYS_FSL_DDRC_ARM_GEN3 /* Enable Freescale ARM DDR3 driver */
York Sun8340e7a2014-06-23 15:36:44 -0700107#endif
York Sun2f78eae2014-06-23 15:15:54 -0700108#define CONFIG_SYS_FSL_DDR /* Freescale DDR driver */
109#define CONFIG_SYS_LS2_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
110#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS2_DDR_BLOCK1_SIZE
111#define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_5_0
112
York Sun2f78eae2014-06-23 15:15:54 -0700113/* IFC */
114#define CONFIG_SYS_FSL_IFC_LE
Shaohui Xiecd348ef2015-03-20 19:28:19 -0700115#define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
York Sun2f78eae2014-06-23 15:15:54 -0700116
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700117/* PCIe */
118#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
119#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
120#define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000)
121#define CONFIG_SYS_PCIE4_ADDR (CONFIG_SYS_IMMR + 0x2700000)
122#define CONFIG_SYS_PCIE1_PHYS_ADDR 0x1000000000ULL
123#define CONFIG_SYS_PCIE2_PHYS_ADDR 0x1200000000ULL
124#define CONFIG_SYS_PCIE3_PHYS_ADDR 0x1400000000ULL
125#define CONFIG_SYS_PCIE4_PHYS_ADDR 0x1600000000ULL
126
Scott Wood07c66002015-03-20 19:28:10 -0700127/* Cache Coherent Interconnect */
128#define CCI_MN_BASE 0x04000000
129#define CCI_MN_RNF_NODEID_LIST 0x180
130#define CCI_MN_DVM_DOMAIN_CTL 0x200
131#define CCI_MN_DVM_DOMAIN_CTL_SET 0x210
132
Scott Woodb2d5ac52015-03-24 13:25:02 -0700133/* Device Configuration */
134#define DCFG_BASE 0x01e00000
135#define DCFG_PORSR1 0x000
136#define DCFG_PORSR1_RCW_SRC 0xff800000
137#define DCFG_PORSR1_RCW_SRC_NOR 0x12f00000
138
139#define DCFG_DCSR_BASE 0X700100000ULL
140#define DCFG_DCSR_PORCR1 0x000
141
Scott Woodd746fef2015-03-20 19:28:13 -0700142/* Supplemental Configuration */
143#define SCFG_BASE 0x01fc0000
144#define SCFG_USB3PRM1CR 0x000
145
York Sunf749db32014-06-23 15:15:56 -0700146#ifdef CONFIG_LS2085A
York Sun2f78eae2014-06-23 15:15:54 -0700147#define CONFIG_MAX_CPUS 16
148#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
York Sund9c68b12014-08-13 10:21:05 -0700149#define CONFIG_NUM_DDR_CONTROLLERS 3
York Sun2f78eae2014-06-23 15:15:54 -0700150#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 }
Minghuan Lian31d34c62015-03-20 19:28:16 -0700151#define CONFIG_SYS_FSL_SRDS_1
152#define CONFIG_SYS_FSL_SRDS_2
York Sun2f78eae2014-06-23 15:15:54 -0700153#else
154#error SoC not defined
155#endif
156
York Suna5ebdf02015-01-06 13:18:59 -0800157#ifdef CONFIG_LS2085A
158#define CONFIG_SYS_FSL_ERRATUM_A008336
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700159#define CONFIG_SYS_FSL_ERRATUM_A008511
York Sun1478fde2015-01-06 13:19:00 -0800160#define CONFIG_SYS_FSL_ERRATUM_A008514
York Sun060ef092015-03-20 19:28:05 -0700161#define CONFIG_SYS_FSL_ERRATUM_A008585
Scott Woodd746fef2015-03-20 19:28:13 -0700162#define CONFIG_SYS_FSL_ERRATUM_A008751
York Suna5ebdf02015-01-06 13:18:59 -0800163#endif
164
York Sun2f78eae2014-06-23 15:15:54 -0700165#endif /* _ASM_ARMV8_FSL_LSCH3_CONFIG_ */