blob: 0217582062a630e967a00718b3bfe02c48a1186b [file] [log] [blame]
York Sun2f78eae2014-06-23 15:15:54 -07001/*
2 * Copyright 2014, Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _ASM_ARMV8_FSL_LSCH3_CONFIG_
8#define _ASM_ARMV8_FSL_LSCH3_CONFIG_
9
10#include <fsl_ddrc_version.h>
Prabhakar Kushwahaa2a55e52015-03-19 09:20:45 -070011
12#define CONFIG_SYS_PAGE_SIZE 0x10000
York Sun40f8dec2014-09-08 12:20:00 -070013#define CONFIG_MP
York Sun2f78eae2014-06-23 15:15:54 -070014#define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
15/* Link Definitions */
16#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
17
18#define CONFIG_SYS_IMMR 0x01000000
19#define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
20#define CONFIG_SYS_FSL_DDR2_ADDR (CONFIG_SYS_IMMR + 0x00090000)
York Sund9c68b12014-08-13 10:21:05 -070021#define CONFIG_SYS_FSL_DDR3_ADDR 0x08210000
York Sun2f78eae2014-06-23 15:15:54 -070022#define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00E00000)
23#define CONFIG_SYS_FSL_PMU_ADDR (CONFIG_SYS_IMMR + 0x00E30000)
York Sun40f8dec2014-09-08 12:20:00 -070024#define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00E60000)
York Sun2f78eae2014-06-23 15:15:54 -070025#define CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR (CONFIG_SYS_IMMR + 0x00300000)
26#define CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR (CONFIG_SYS_IMMR + 0x00310000)
27#define CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR (CONFIG_SYS_IMMR + 0x00370000)
28#define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x01240000)
29#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011C0500)
30#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011C0600)
31#define CONFIG_SYS_FSL_TIMER_ADDR 0x023d0000
32#define CONFIG_SYS_FSL_PMU_CLTBENR (CONFIG_SYS_FSL_PMU_ADDR + \
33 0x18A0)
34
Bhupesh Sharma422cb082015-03-19 09:20:43 -070035/* SP (Cortex-A5) related */
36#define CONFIG_SYS_FSL_SP_ADDR (CONFIG_SYS_IMMR + 0x00F00000)
37#define CONFIG_SYS_FSL_SP_VSG_GIC_ADDR (CONFIG_SYS_FSL_SP_ADDR)
38#define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR1 (CONFIG_SYS_FSL_SP_ADDR)
39#define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR2 \
40 (CONFIG_SYS_FSL_SP_ADDR + 0x0008)
41#define CONFIG_SYS_FSL_SP_LOOPBACK_DUART \
42 (CONFIG_SYS_FSL_SP_ADDR + 0x1000)
43
York Sun9955b4a2015-01-06 13:18:47 -080044#define CONFIG_SYS_FSL_DCSR_DDR_ADDR 0x70012c000ULL
45#define CONFIG_SYS_FSL_DCSR_DDR2_ADDR 0x70012d000ULL
46#define CONFIG_SYS_FSL_DCSR_DDR3_ADDR 0x700132000ULL
47#define CONFIG_SYS_FSL_DCSR_DDR4_ADDR 0x700133000ULL
48
York Sun2f78eae2014-06-23 15:15:54 -070049#define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01000000)
50#define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01010000)
51#define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x01020000)
52#define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x01030000)
53
Bhupesh Sharma9c66ce62015-01-06 13:11:21 -080054/* TZ Protection Controller Definitions */
55#define TZPC_BASE 0x02200000
56#define TZPCR0SIZE_BASE (TZPC_BASE)
57#define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
58#define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
59#define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
60#define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
61#define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
62#define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
63#define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
64#define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
65#define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
66
67/* TZ Address Space Controller Definitions */
68#define TZASC1_BASE 0x01100000 /* as per CCSR map. */
69#define TZASC2_BASE 0x01110000 /* as per CCSR map. */
70#define TZASC3_BASE 0x01120000 /* as per CCSR map. */
71#define TZASC4_BASE 0x01130000 /* as per CCSR map. */
72#define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000)))
73#define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004)
74#define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008)
75#define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100)
76#define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104)
77#define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108)
78#define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C)
79#define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110)
80#define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114)
81
York Sun2f78eae2014-06-23 15:15:54 -070082/* Generic Interrupt Controller Definitions */
83#define GICD_BASE 0x06000000
84#define GICR_BASE 0x06100000
85
86/* SMMU Defintions */
87#define SMMU_BASE 0x05000000 /* GR0 Base */
88
89/* DDR */
90#define CONFIG_SYS_FSL_DDR_LE
91#define CONFIG_VERY_BIG_RAM
York Sun8340e7a2014-06-23 15:36:44 -070092#ifdef CONFIG_SYS_FSL_DDR4
93#define CONFIG_SYS_FSL_DDRC_GEN4
94#else
York Sun2f78eae2014-06-23 15:15:54 -070095#define CONFIG_SYS_FSL_DDRC_ARM_GEN3 /* Enable Freescale ARM DDR3 driver */
York Sun8340e7a2014-06-23 15:36:44 -070096#endif
York Sun2f78eae2014-06-23 15:15:54 -070097#define CONFIG_SYS_FSL_DDR /* Freescale DDR driver */
98#define CONFIG_SYS_LS2_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
99#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS2_DDR_BLOCK1_SIZE
100#define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_5_0
101
York Sun2f78eae2014-06-23 15:15:54 -0700102/* IFC */
103#define CONFIG_SYS_FSL_IFC_LE
104
York Sunf749db32014-06-23 15:15:56 -0700105#ifdef CONFIG_LS2085A
York Sun2f78eae2014-06-23 15:15:54 -0700106#define CONFIG_MAX_CPUS 16
107#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
York Sund9c68b12014-08-13 10:21:05 -0700108#define CONFIG_NUM_DDR_CONTROLLERS 3
York Sun2f78eae2014-06-23 15:15:54 -0700109#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 }
110#else
111#error SoC not defined
112#endif
113
York Suna5ebdf02015-01-06 13:18:59 -0800114#ifdef CONFIG_LS2085A
115#define CONFIG_SYS_FSL_ERRATUM_A008336
York Sun1478fde2015-01-06 13:19:00 -0800116#define CONFIG_SYS_FSL_ERRATUM_A008514
York Suna5ebdf02015-01-06 13:18:59 -0800117#endif
118
York Sun2f78eae2014-06-23 15:15:54 -0700119#endif /* _ASM_ARMV8_FSL_LSCH3_CONFIG_ */