blob: 99905677abd5ef350f1764d3c3003e787b82105d [file] [log] [blame]
Simon Glass2e7d35d2014-02-26 15:59:21 -07001/dts-v1/;
2
3/ {
4 model = "sandbox";
5 compatible = "sandbox";
6 #address-cells = <1>;
Simon Glass0503e822015-07-06 12:54:36 -06007 #size-cells = <1>;
Simon Glass2e7d35d2014-02-26 15:59:21 -07008
Simon Glass00606d72014-07-23 06:55:03 -06009 aliases {
10 console = &uart0;
Simon Glass171e9912015-05-22 15:42:15 -060011 eth0 = "/eth@10002000";
Bin Meng71d79712015-08-27 22:25:53 -070012 eth3 = &eth_3;
Simon Glass171e9912015-05-22 15:42:15 -060013 eth5 = &eth_5;
Simon Glass5d9a88f2018-10-01 12:22:40 -060014 gpio1 = &gpio_a;
15 gpio2 = &gpio_b;
Simon Glass9cc36a22015-01-25 08:27:05 -070016 i2c0 = "/i2c@0";
Simon Glasse48eeb92017-04-23 20:02:07 -060017 mmc0 = "/mmc0";
18 mmc1 = "/mmc1";
Bin Mengdee4d752018-08-03 01:14:41 -070019 pci0 = &pci0;
20 pci1 = &pci1;
Bin Meng3ed214a2018-08-03 01:14:50 -070021 pci2 = &pci2;
Nishanth Menon52159402015-09-17 15:42:41 -050022 remoteproc1 = &rproc_1;
23 remoteproc2 = &rproc_2;
Simon Glass52d3bc52015-05-22 15:42:17 -060024 rtc0 = &rtc_0;
25 rtc1 = &rtc_1;
Simon Glass171e9912015-05-22 15:42:15 -060026 spi0 = "/spi@0";
Przemyslaw Marczakf64000c2015-05-13 13:38:34 +020027 testfdt6 = "/e-test";
Simon Glass9cc36a22015-01-25 08:27:05 -070028 testbus3 = "/some-bus";
29 testfdt0 = "/some-bus/c-test@0";
30 testfdt1 = "/some-bus/c-test@1";
31 testfdt3 = "/b-test";
32 testfdt5 = "/some-bus/c-test@5";
33 testfdt8 = "/a-test";
Eugeniu Rosca507cef32018-05-19 14:13:55 +020034 fdt-dummy0 = "/translation-test@8000/dev@0,0";
35 fdt-dummy1 = "/translation-test@8000/dev@1,100";
36 fdt-dummy2 = "/translation-test@8000/dev@2,200";
37 fdt-dummy3 = "/translation-test@8000/noxlatebus@3,300/dev@42";
Simon Glasse00cb222015-03-25 12:23:05 -060038 usb0 = &usb_0;
39 usb1 = &usb_1;
40 usb2 = &usb_2;
Mario Six957983e2018-08-09 14:51:19 +020041 axi0 = &axi;
Mario Six4eea5312018-09-27 09:19:31 +020042 osd0 = "/osd";
Simon Glass00606d72014-07-23 06:55:03 -060043 };
44
Simon Glassce6d99a2018-12-10 10:37:33 -070045 audio: audio-codec {
46 compatible = "sandbox,audio-codec";
47 #sound-dai-cells = <1>;
48 };
49
Simon Glasse96fa6c2018-12-10 10:37:34 -070050 cros_ec: cros-ec {
Simon Glasse6c5c942018-10-01 12:22:08 -060051 reg = <0 0>;
52 compatible = "google,cros-ec-sandbox";
53
54 /*
55 * This describes the flash memory within the EC. Note
56 * that the STM32L flash erases to 0, not 0xff.
57 */
58 flash {
59 image-pos = <0x08000000>;
60 size = <0x20000>;
61 erase-value = <0>;
62
63 /* Information for sandbox */
64 ro {
65 image-pos = <0>;
66 size = <0xf000>;
67 };
68 wp-ro {
69 image-pos = <0xf000>;
70 size = <0x1000>;
71 };
72 rw {
73 image-pos = <0x10000>;
74 size = <0x10000>;
75 };
76 };
77 };
78
Yannick Fertré23f965a2019-10-07 15:29:05 +020079 dsi_host: dsi_host {
80 compatible = "sandbox,dsi-host";
81 };
82
Simon Glass2e7d35d2014-02-26 15:59:21 -070083 a-test {
Simon Glass0503e822015-07-06 12:54:36 -060084 reg = <0 1>;
Simon Glass2e7d35d2014-02-26 15:59:21 -070085 compatible = "denx,u-boot-fdt-test";
Simon Glasseb9ef5f2014-07-23 06:54:57 -060086 ping-expect = <0>;
Simon Glass2e7d35d2014-02-26 15:59:21 -070087 ping-add = <0>;
Simon Glass00606d72014-07-23 06:55:03 -060088 u-boot,dm-pre-reloc;
Simon Glass3669e0e2015-01-05 20:05:29 -070089 test-gpios = <&gpio_a 1>, <&gpio_a 4>, <&gpio_b 5 0 3 2 1>,
90 <0>, <&gpio_a 12>;
91 test2-gpios = <&gpio_a 1>, <&gpio_a 4>, <&gpio_b 6 1 3 2 1>,
92 <&gpio_b 7 2 3 2 1>, <&gpio_b 8 4 3 2 1>,
93 <&gpio_b 9 0xc 3 2 1>;
Simon Glassa1b17e42018-12-10 10:37:37 -070094 int-value = <1234>;
95 uint-value = <(-1234)>;
Simon Glass2e7d35d2014-02-26 15:59:21 -070096 };
97
98 junk {
Simon Glass0503e822015-07-06 12:54:36 -060099 reg = <1 1>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700100 compatible = "not,compatible";
101 };
102
103 no-compatible {
Simon Glass0503e822015-07-06 12:54:36 -0600104 reg = <2 1>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700105 };
106
Simon Glass5d9a88f2018-10-01 12:22:40 -0600107 backlight: backlight {
108 compatible = "pwm-backlight";
109 enable-gpios = <&gpio_a 1>;
110 power-supply = <&ldo_1>;
111 pwms = <&pwm 0 1000>;
112 default-brightness-level = <5>;
113 brightness-levels = <0 16 32 64 128 170 202 234 255>;
114 };
115
Jean-Jacques Hiblot49c752c2018-08-09 16:17:46 +0200116 bind-test {
117 bind-test-child1 {
118 compatible = "sandbox,phy";
119 #phy-cells = <1>;
120 };
121
122 bind-test-child2 {
123 compatible = "simple-bus";
124 };
125 };
126
Simon Glass2e7d35d2014-02-26 15:59:21 -0700127 b-test {
Simon Glass0503e822015-07-06 12:54:36 -0600128 reg = <3 1>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700129 compatible = "denx,u-boot-fdt-test";
Simon Glasseb9ef5f2014-07-23 06:54:57 -0600130 ping-expect = <3>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700131 ping-add = <3>;
132 };
133
Jean-Jacques Hiblot86322f52017-04-24 11:51:28 +0200134 phy_provider0: gen_phy@0 {
135 compatible = "sandbox,phy";
136 #phy-cells = <1>;
137 };
138
139 phy_provider1: gen_phy@1 {
140 compatible = "sandbox,phy";
141 #phy-cells = <0>;
142 broken;
143 };
144
145 gen_phy_user: gen_phy_user {
146 compatible = "simple-bus";
147 phys = <&phy_provider0 0>, <&phy_provider0 1>, <&phy_provider1>;
148 phy-names = "phy1", "phy2", "phy3";
149 };
150
Simon Glass2e7d35d2014-02-26 15:59:21 -0700151 some-bus {
152 #address-cells = <1>;
153 #size-cells = <0>;
Simon Glass1ca7e202014-07-23 06:55:18 -0600154 compatible = "denx,u-boot-test-bus";
Simon Glass0503e822015-07-06 12:54:36 -0600155 reg = <3 1>;
Simon Glasseb9ef5f2014-07-23 06:54:57 -0600156 ping-expect = <4>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700157 ping-add = <4>;
Simon Glass1ca7e202014-07-23 06:55:18 -0600158 c-test@5 {
Simon Glass2e7d35d2014-02-26 15:59:21 -0700159 compatible = "denx,u-boot-fdt-test";
160 reg = <5>;
Simon Glass1ca7e202014-07-23 06:55:18 -0600161 ping-expect = <5>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700162 ping-add = <5>;
163 };
Simon Glass1ca7e202014-07-23 06:55:18 -0600164 c-test@0 {
165 compatible = "denx,u-boot-fdt-test";
166 reg = <0>;
167 ping-expect = <6>;
168 ping-add = <6>;
169 };
170 c-test@1 {
171 compatible = "denx,u-boot-fdt-test";
172 reg = <1>;
173 ping-expect = <7>;
174 ping-add = <7>;
175 };
Simon Glass2e7d35d2014-02-26 15:59:21 -0700176 };
177
178 d-test {
Simon Glass0503e822015-07-06 12:54:36 -0600179 reg = <3 1>;
Simon Glass5a66a8f2014-07-23 06:55:12 -0600180 ping-expect = <6>;
181 ping-add = <6>;
182 compatible = "google,another-fdt-test";
183 };
184
185 e-test {
Simon Glass0503e822015-07-06 12:54:36 -0600186 reg = <3 1>;
Simon Glasseb9ef5f2014-07-23 06:54:57 -0600187 ping-expect = <6>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700188 ping-add = <6>;
189 compatible = "google,another-fdt-test";
190 };
191
Simon Glass9cc36a22015-01-25 08:27:05 -0700192 f-test {
193 compatible = "denx,u-boot-fdt-test";
194 };
195
196 g-test {
197 compatible = "denx,u-boot-fdt-test";
198 };
199
Bin Meng2786cd72018-10-10 22:07:01 -0700200 h-test {
201 compatible = "denx,u-boot-fdt-test1";
202 };
203
Patrice Chotardee87a092017-09-04 14:55:57 +0200204 clocks {
205 clk_fixed: clk-fixed {
206 compatible = "fixed-clock";
207 #clock-cells = <0>;
208 clock-frequency = <1234>;
209 };
Anup Patelb630d572019-02-25 08:14:55 +0000210
211 clk_fixed_factor: clk-fixed-factor {
212 compatible = "fixed-factor-clock";
213 #clock-cells = <0>;
214 clock-div = <3>;
215 clock-mult = <2>;
216 clocks = <&clk_fixed>;
217 };
Lukasz Majewski4ab8e782019-06-24 15:50:47 +0200218
219 osc {
220 compatible = "fixed-clock";
221 #clock-cells = <0>;
222 clock-frequency = <20000000>;
223 };
Stephen Warren135aa952016-06-17 09:44:00 -0600224 };
225
226 clk_sandbox: clk-sbox {
Simon Glass6a1c7ce2015-07-06 12:54:24 -0600227 compatible = "sandbox,clk";
Stephen Warren135aa952016-06-17 09:44:00 -0600228 #clock-cells = <1>;
Jean-Jacques Hiblot9a52be12019-10-22 14:00:07 +0200229 assigned-clocks = <&clk_sandbox 3>;
230 assigned-clock-rates = <321>;
Stephen Warren135aa952016-06-17 09:44:00 -0600231 };
232
233 clk-test {
234 compatible = "sandbox,clk-test";
235 clocks = <&clk_fixed>,
236 <&clk_sandbox 1>,
Jean-Jacques Hiblotdd2e0ce2019-10-22 14:00:05 +0200237 <&clk_sandbox 0>,
238 <&clk_sandbox 3>,
239 <&clk_sandbox 2>;
240 clock-names = "fixed", "i2c", "spi", "uart2", "uart1";
Simon Glass6a1c7ce2015-07-06 12:54:24 -0600241 };
242
Lukasz Majewski87e460c2019-06-24 15:50:50 +0200243 ccf: clk-ccf {
244 compatible = "sandbox,clk-ccf";
245 };
246
Simon Glass171e9912015-05-22 15:42:15 -0600247 eth@10002000 {
248 compatible = "sandbox,eth";
249 reg = <0x10002000 0x1000>;
Joe Hershbergerc6fa51a2018-07-02 14:47:45 -0500250 fake-host-hwaddr = [00 00 66 44 22 00];
Simon Glass171e9912015-05-22 15:42:15 -0600251 };
252
253 eth_5: eth@10003000 {
254 compatible = "sandbox,eth";
255 reg = <0x10003000 0x1000>;
Joe Hershbergerc6fa51a2018-07-02 14:47:45 -0500256 fake-host-hwaddr = [00 00 66 44 22 11];
Simon Glass171e9912015-05-22 15:42:15 -0600257 };
258
Bin Meng71d79712015-08-27 22:25:53 -0700259 eth_3: sbe5 {
260 compatible = "sandbox,eth";
261 reg = <0x10005000 0x1000>;
Joe Hershbergerc6fa51a2018-07-02 14:47:45 -0500262 fake-host-hwaddr = [00 00 66 44 22 33];
Bin Meng71d79712015-08-27 22:25:53 -0700263 };
264
Simon Glass171e9912015-05-22 15:42:15 -0600265 eth@10004000 {
266 compatible = "sandbox,eth";
267 reg = <0x10004000 0x1000>;
Joe Hershbergerc6fa51a2018-07-02 14:47:45 -0500268 fake-host-hwaddr = [00 00 66 44 22 22];
Simon Glass171e9912015-05-22 15:42:15 -0600269 };
270
Rajan Vaja31b82172018-09-19 03:43:46 -0700271 firmware {
272 sandbox_firmware: sandbox-firmware {
273 compatible = "sandbox,firmware";
274 };
275 };
276
Simon Glass0ae0cb72014-10-13 23:42:11 -0600277 gpio_a: base-gpios {
Simon Glass2e7d35d2014-02-26 15:59:21 -0700278 compatible = "sandbox,gpio";
Simon Glass3669e0e2015-01-05 20:05:29 -0700279 gpio-controller;
280 #gpio-cells = <1>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700281 gpio-bank-name = "a";
Simon Glass995b60b2018-02-03 10:36:59 -0700282 sandbox,gpio-count = <20>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700283 };
284
Simon Glass3669e0e2015-01-05 20:05:29 -0700285 gpio_b: extra-gpios {
Simon Glass2e7d35d2014-02-26 15:59:21 -0700286 compatible = "sandbox,gpio";
Simon Glass3669e0e2015-01-05 20:05:29 -0700287 gpio-controller;
288 #gpio-cells = <5>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700289 gpio-bank-name = "b";
Simon Glass995b60b2018-02-03 10:36:59 -0700290 sandbox,gpio-count = <10>;
Simon Glass2e7d35d2014-02-26 15:59:21 -0700291 };
Simon Glass0ae0cb72014-10-13 23:42:11 -0600292
Simon Glassecc2ed52014-12-10 08:55:55 -0700293 i2c@0 {
294 #address-cells = <1>;
295 #size-cells = <0>;
Simon Glass0503e822015-07-06 12:54:36 -0600296 reg = <0 1>;
Simon Glassecc2ed52014-12-10 08:55:55 -0700297 compatible = "sandbox,i2c";
298 clock-frequency = <100000>;
299 eeprom@2c {
300 reg = <0x2c>;
301 compatible = "i2c-eeprom";
Simon Glass031a6502018-11-18 08:14:34 -0700302 sandbox,emul = <&emul_eeprom>;
Simon Glassecc2ed52014-12-10 08:55:55 -0700303 };
Przemyslaw Marczak9038cd52015-05-13 13:38:35 +0200304
Simon Glass52d3bc52015-05-22 15:42:17 -0600305 rtc_0: rtc@43 {
306 reg = <0x43>;
307 compatible = "sandbox-rtc";
Simon Glass031a6502018-11-18 08:14:34 -0700308 sandbox,emul = <&emul0>;
Simon Glass52d3bc52015-05-22 15:42:17 -0600309 };
310
311 rtc_1: rtc@61 {
312 reg = <0x61>;
313 compatible = "sandbox-rtc";
Simon Glass031a6502018-11-18 08:14:34 -0700314 sandbox,emul = <&emul1>;
315 };
316
317 i2c_emul: emul {
318 reg = <0xff>;
319 compatible = "sandbox,i2c-emul-parent";
320 emul_eeprom: emul-eeprom {
321 compatible = "sandbox,i2c-eeprom";
322 sandbox,filename = "i2c.bin";
323 sandbox,size = <256>;
324 };
325 emul0: emul0 {
326 compatible = "sandbox,i2c-rtc";
327 };
328 emul1: emull {
Simon Glass52d3bc52015-05-22 15:42:17 -0600329 compatible = "sandbox,i2c-rtc";
330 };
331 };
332
Przemyslaw Marczak9038cd52015-05-13 13:38:35 +0200333 sandbox_pmic: sandbox_pmic {
334 reg = <0x40>;
Simon Glass031a6502018-11-18 08:14:34 -0700335 sandbox,emul = <&emul_pmic0>;
Przemyslaw Marczak9038cd52015-05-13 13:38:35 +0200336 };
Lukasz Majewski686df492018-05-15 16:26:40 +0200337
338 mc34708: pmic@41 {
339 reg = <0x41>;
Simon Glass031a6502018-11-18 08:14:34 -0700340 sandbox,emul = <&emul_pmic1>;
Lukasz Majewski686df492018-05-15 16:26:40 +0200341 };
Simon Glassecc2ed52014-12-10 08:55:55 -0700342 };
343
Philipp Tomsich6f2d59c2018-12-14 21:14:29 +0100344 bootcount@0 {
345 compatible = "u-boot,bootcount-rtc";
346 rtc = <&rtc_1>;
347 offset = <0x13>;
348 };
349
Przemyslaw Marczak08d63002015-10-27 13:08:06 +0100350 adc@0 {
351 compatible = "sandbox,adc";
352 vdd-supply = <&buck2>;
353 vss-microvolts = <0>;
354 };
355
Simon Glass3c97c4f2016-01-18 19:52:26 -0700356 lcd {
357 u-boot,dm-pre-reloc;
358 compatible = "sandbox,lcd-sdl";
359 xres = <1366>;
360 yres = <768>;
361 };
362
Simon Glass3c43fba2015-07-06 12:54:34 -0600363 leds {
364 compatible = "gpio-leds";
365
366 iracibble {
367 gpios = <&gpio_a 1 0>;
368 label = "sandbox:red";
369 };
370
371 martinet {
372 gpios = <&gpio_a 2 0>;
373 label = "sandbox:green";
374 };
Patrick Bruenn274fb462018-04-11 11:16:29 +0200375
376 default_on {
377 gpios = <&gpio_a 5 0>;
378 label = "sandbox:default_on";
379 default-state = "on";
380 };
381
382 default_off {
383 gpios = <&gpio_a 6 0>;
384 label = "sandbox:default_off";
385 default-state = "off";
386 };
Simon Glass3c43fba2015-07-06 12:54:34 -0600387 };
388
Stephen Warren8961b522016-05-16 17:41:37 -0600389 mbox: mbox {
390 compatible = "sandbox,mbox";
391 #mbox-cells = <1>;
392 };
393
394 mbox-test {
395 compatible = "sandbox,mbox-test";
396 mboxes = <&mbox 100>, <&mbox 1>;
397 mbox-names = "other", "test";
398 };
399
AKASHI Takahiro073e6d62019-08-27 17:17:03 +0900400 cpus {
401 cpu-test1 {
402 compatible = "sandbox,cpu_sandbox";
403 u-boot,dm-pre-reloc;
404 };
Mario Sixfa44b532018-08-06 10:23:44 +0200405
AKASHI Takahiro073e6d62019-08-27 17:17:03 +0900406 cpu-test2 {
407 compatible = "sandbox,cpu_sandbox";
408 u-boot,dm-pre-reloc;
409 };
Mario Sixfa44b532018-08-06 10:23:44 +0200410
AKASHI Takahiro073e6d62019-08-27 17:17:03 +0900411 cpu-test3 {
412 compatible = "sandbox,cpu_sandbox";
413 u-boot,dm-pre-reloc;
414 };
Mario Sixfa44b532018-08-06 10:23:44 +0200415 };
416
Simon Glasse96fa6c2018-12-10 10:37:34 -0700417 i2s: i2s {
418 compatible = "sandbox,i2s";
419 #sound-dai-cells = <1>;
Simon Glassecc79732019-02-16 20:24:56 -0700420 sandbox,silent; /* Don't emit sounds while testing */
Simon Glasse96fa6c2018-12-10 10:37:34 -0700421 };
422
Jean-Jacques Hiblot07e33712019-07-05 09:33:57 +0200423 nop-test_0 {
424 compatible = "sandbox,nop_sandbox1";
425 nop-test_1 {
426 compatible = "sandbox,nop_sandbox2";
427 bind = "True";
428 };
429 nop-test_2 {
430 compatible = "sandbox,nop_sandbox2";
431 bind = "False";
432 };
433 };
434
Mario Six004e67c2018-07-31 14:24:14 +0200435 misc-test {
436 compatible = "sandbox,misc_sandbox";
437 };
438
Simon Glasse48eeb92017-04-23 20:02:07 -0600439 mmc2 {
440 compatible = "sandbox,mmc";
441 };
442
443 mmc1 {
444 compatible = "sandbox,mmc";
445 };
446
447 mmc0 {
Simon Glass8e6cc462015-07-06 12:54:32 -0600448 compatible = "sandbox,mmc";
449 };
450
Simon Glassb45c8332019-02-16 20:24:50 -0700451 pch {
452 compatible = "sandbox,pch";
453 };
454
Bin Mengdee4d752018-08-03 01:14:41 -0700455 pci0: pci-controller0 {
Simon Glassd3b7ff12015-03-05 12:25:34 -0700456 compatible = "sandbox,pci";
457 device_type = "pci";
458 #address-cells = <3>;
459 #size-cells = <2>;
Simon Glassb0e2c232019-09-25 08:56:08 -0600460 ranges = <0x02000000 0 0x10000000 0x10000000 0 0x2000000
Simon Glassd3b7ff12015-03-05 12:25:34 -0700461 0x01000000 0 0x20000000 0x20000000 0 0x2000>;
Bin Meng2db7f2b2018-08-03 01:14:39 -0700462 pci@0,0 {
463 compatible = "pci-generic";
464 reg = <0x0000 0 0 0 0>;
Simon Glass9b69ba42019-09-25 08:56:10 -0600465 sandbox,emul = <&swap_case_emul0_0>;
Bin Meng2db7f2b2018-08-03 01:14:39 -0700466 };
Alex Marginean21ebbaf2019-06-07 11:24:24 +0300467 pci@1,0 {
468 compatible = "pci-generic";
Simon Glass33c215a2019-09-15 12:08:58 -0600469 /* reg 0 is at 0x14, using FDT_PCI_SPACE_MEM32 */
470 reg = <0x02000814 0 0 0 0
471 0x01000810 0 0 0 0>;
Simon Glass9b69ba42019-09-25 08:56:10 -0600472 sandbox,emul = <&swap_case_emul0_1>;
Alex Marginean21ebbaf2019-06-07 11:24:24 +0300473 };
Simon Glass3b65ee32019-12-06 21:41:54 -0700474 pci@1e,0 {
475 compatible = "sandbox,pmc";
476 reg = <0xf000 0 0 0 0>;
477 sandbox,emul = <&pmc_emul1e>;
478 acpi-base = <0x400>;
479 gpe0-dwx-mask = <0xf>;
480 gpe0-dwx-shift-base = <4>;
481 gpe0-dw = <6 7 9>;
482 gpe0-sts = <0x20>;
483 gpe0-en = <0x30>;
484 };
Simon Glassd3b7ff12015-03-05 12:25:34 -0700485 pci@1f,0 {
486 compatible = "pci-generic";
Simon Glass33c215a2019-09-15 12:08:58 -0600487 /* reg 0 is at 0x10, using FDT_PCI_SPACE_IO */
488 reg = <0x0100f810 0 0 0 0>;
Simon Glass9b69ba42019-09-25 08:56:10 -0600489 sandbox,emul = <&swap_case_emul0_1f>;
490 };
491 };
492
493 pci-emul0 {
494 compatible = "sandbox,pci-emul-parent";
495 swap_case_emul0_0: emul0@0,0 {
496 compatible = "sandbox,swap-case";
497 };
498 swap_case_emul0_1: emul0@1,0 {
499 compatible = "sandbox,swap-case";
500 use-ea;
501 };
502 swap_case_emul0_1f: emul0@1f,0 {
503 compatible = "sandbox,swap-case";
Simon Glassd3b7ff12015-03-05 12:25:34 -0700504 };
Simon Glass3b65ee32019-12-06 21:41:54 -0700505 pmc_emul1e: emul@1e,0 {
506 compatible = "sandbox,pmc-emul";
507 };
Simon Glassd3b7ff12015-03-05 12:25:34 -0700508 };
509
Bin Mengdee4d752018-08-03 01:14:41 -0700510 pci1: pci-controller1 {
511 compatible = "sandbox,pci";
512 device_type = "pci";
513 #address-cells = <3>;
514 #size-cells = <2>;
515 ranges = <0x02000000 0 0x30000000 0x30000000 0 0x2000
516 0x01000000 0 0x40000000 0x40000000 0 0x2000>;
Bin Meng490d13a2018-08-03 01:14:47 -0700517 sandbox,dev-info = <0x08 0x00 0x1234 0x5678
Marek Vasutb59349a2018-10-10 21:27:08 +0200518 0x0c 0x00 0x1234 0x5678
519 0x10 0x00 0x1234 0x5678>;
520 pci@10,0 {
521 reg = <0x8000 0 0 0 0>;
522 };
Bin Mengdee4d752018-08-03 01:14:41 -0700523 };
524
Bin Meng3ed214a2018-08-03 01:14:50 -0700525 pci2: pci-controller2 {
526 compatible = "sandbox,pci";
527 device_type = "pci";
528 #address-cells = <3>;
529 #size-cells = <2>;
530 ranges = <0x02000000 0 0x50000000 0x50000000 0 0x2000
531 0x01000000 0 0x60000000 0x60000000 0 0x2000>;
532 sandbox,dev-info = <0x08 0x00 0x1234 0x5678>;
533 pci@1f,0 {
534 compatible = "pci-generic";
535 reg = <0xf800 0 0 0 0>;
Simon Glass9b69ba42019-09-25 08:56:10 -0600536 sandbox,emul = <&swap_case_emul2_1f>;
537 };
538 };
539
540 pci-emul2 {
541 compatible = "sandbox,pci-emul-parent";
542 swap_case_emul2_1f: emul2@1f,0 {
543 compatible = "sandbox,swap-case";
Bin Meng3ed214a2018-08-03 01:14:50 -0700544 };
545 };
546
Ramon Friedbb413332019-04-27 11:15:23 +0300547 pci_ep: pci_ep {
548 compatible = "sandbox,pci_ep";
549 };
550
Simon Glass98561572017-04-23 20:10:44 -0600551 probing {
552 compatible = "simple-bus";
553 test1 {
554 compatible = "denx,u-boot-probe-test";
555 };
556
557 test2 {
558 compatible = "denx,u-boot-probe-test";
559 };
560
561 test3 {
562 compatible = "denx,u-boot-probe-test";
563 };
564
565 test4 {
566 compatible = "denx,u-boot-probe-test";
Jean-Jacques Hiblot6c3af1f2018-11-29 10:57:37 +0100567 first-syscon = <&syscon0>;
568 second-sys-ctrl = <&another_system_controller>;
Patrick Delaunaya442e612019-03-07 09:57:13 +0100569 third-syscon = <&syscon2>;
Simon Glass98561572017-04-23 20:10:44 -0600570 };
571 };
572
Stephen Warren61f5ddc2016-07-13 13:45:31 -0600573 pwrdom: power-domain {
574 compatible = "sandbox,power-domain";
575 #power-domain-cells = <1>;
576 };
577
578 power-domain-test {
579 compatible = "sandbox,power-domain-test";
580 power-domains = <&pwrdom 2>;
581 };
582
Simon Glass5d9a88f2018-10-01 12:22:40 -0600583 pwm: pwm {
Simon Glass43b41562017-04-16 21:01:11 -0600584 compatible = "sandbox,pwm";
Simon Glass5d9a88f2018-10-01 12:22:40 -0600585 #pwm-cells = <2>;
Simon Glass43b41562017-04-16 21:01:11 -0600586 };
587
588 pwm2 {
589 compatible = "sandbox,pwm";
Simon Glass5d9a88f2018-10-01 12:22:40 -0600590 #pwm-cells = <2>;
Simon Glass43b41562017-04-16 21:01:11 -0600591 };
592
Simon Glass64ce0ca2015-07-06 12:54:31 -0600593 ram {
594 compatible = "sandbox,ram";
595 };
596
Simon Glass5010d982015-07-06 12:54:29 -0600597 reset@0 {
598 compatible = "sandbox,warm-reset";
599 };
600
601 reset@1 {
602 compatible = "sandbox,reset";
603 };
604
Stephen Warren4581b712016-06-17 09:43:59 -0600605 resetc: reset-ctl {
606 compatible = "sandbox,reset-ctl";
607 #reset-cells = <1>;
608 };
609
610 reset-ctl-test {
611 compatible = "sandbox,reset-ctl-test";
612 resets = <&resetc 100>, <&resetc 2>;
613 reset-names = "other", "test";
614 };
615
Nishanth Menon52159402015-09-17 15:42:41 -0500616 rproc_1: rproc@1 {
617 compatible = "sandbox,test-processor";
618 remoteproc-name = "remoteproc-test-dev1";
619 };
620
621 rproc_2: rproc@2 {
622 compatible = "sandbox,test-processor";
623 internal-memory-mapped;
624 remoteproc-name = "remoteproc-test-dev2";
625 };
626
Simon Glass5d9a88f2018-10-01 12:22:40 -0600627 panel {
628 compatible = "simple-panel";
629 backlight = <&backlight 0 100>;
630 };
631
Ramon Fried7fd7e2c2018-07-02 02:57:59 +0300632 smem@0 {
633 compatible = "sandbox,smem";
634 };
635
Simon Glassd4901892018-12-10 10:37:36 -0700636 sound {
637 compatible = "sandbox,sound";
638 cpu {
639 sound-dai = <&i2s 0>;
640 };
641
642 codec {
643 sound-dai = <&audio 0>;
644 };
645 };
646
Simon Glass0ae0cb72014-10-13 23:42:11 -0600647 spi@0 {
648 #address-cells = <1>;
649 #size-cells = <0>;
Simon Glass0503e822015-07-06 12:54:36 -0600650 reg = <0 1>;
Simon Glass0ae0cb72014-10-13 23:42:11 -0600651 compatible = "sandbox,spi";
652 cs-gpios = <0>, <&gpio_a 0>;
653 spi.bin@0 {
654 reg = <0>;
Neil Armstrongffd4c7c2019-02-10 10:16:20 +0000655 compatible = "spansion,m25p16", "jedec,spi-nor";
Simon Glass0ae0cb72014-10-13 23:42:11 -0600656 spi-max-frequency = <40000000>;
657 sandbox,filename = "spi.bin";
658 };
659 };
660
Jean-Jacques Hiblot6c3af1f2018-11-29 10:57:37 +0100661 syscon0: syscon@0 {
Simon Glass04035fd2015-07-06 12:54:35 -0600662 compatible = "sandbox,syscon0";
Mario Six82744c22018-10-04 09:00:40 +0200663 reg = <0x10 16>;
Simon Glass04035fd2015-07-06 12:54:35 -0600664 };
665
Jean-Jacques Hiblot6c3af1f2018-11-29 10:57:37 +0100666 another_system_controller: syscon@1 {
Simon Glass04035fd2015-07-06 12:54:35 -0600667 compatible = "sandbox,syscon1";
Simon Glass0503e822015-07-06 12:54:36 -0600668 reg = <0x20 5
669 0x28 6
670 0x30 7
671 0x38 8>;
Simon Glass04035fd2015-07-06 12:54:35 -0600672 };
673
Patrick Delaunaya442e612019-03-07 09:57:13 +0100674 syscon2: syscon@2 {
Masahiro Yamada99552c32018-04-23 13:26:53 +0900675 compatible = "simple-mfd", "syscon";
676 reg = <0x40 5
677 0x48 6
678 0x50 7
679 0x58 8>;
680 };
681
Thomas Choue7cc8d12015-12-11 16:27:34 +0800682 timer {
683 compatible = "sandbox,timer";
684 clock-frequency = <1000000>;
685 };
686
Miquel Raynalb91ad162018-05-15 11:57:27 +0200687 tpm2 {
688 compatible = "sandbox,tpm2";
689 };
690
Simon Glass171e9912015-05-22 15:42:15 -0600691 uart0: serial {
692 compatible = "sandbox,serial";
693 u-boot,dm-pre-reloc;
Joe Hershbergerbfacad72015-03-22 17:09:15 -0500694 };
695
Simon Glasse00cb222015-03-25 12:23:05 -0600696 usb_0: usb@0 {
697 compatible = "sandbox,usb";
698 status = "disabled";
699 hub {
700 compatible = "sandbox,usb-hub";
701 #address-cells = <1>;
702 #size-cells = <0>;
703 flash-stick {
704 reg = <0>;
705 compatible = "sandbox,usb-flash";
706 };
707 };
708 };
709
710 usb_1: usb@1 {
711 compatible = "sandbox,usb";
712 hub {
713 compatible = "usb-hub";
714 usb,device-class = <9>;
715 hub-emul {
716 compatible = "sandbox,usb-hub";
717 #address-cells = <1>;
718 #size-cells = <0>;
Simon Glass431cbd62015-11-08 23:48:01 -0700719 flash-stick@0 {
Simon Glasse00cb222015-03-25 12:23:05 -0600720 reg = <0>;
721 compatible = "sandbox,usb-flash";
722 sandbox,filepath = "testflash.bin";
723 };
724
Simon Glass431cbd62015-11-08 23:48:01 -0700725 flash-stick@1 {
726 reg = <1>;
727 compatible = "sandbox,usb-flash";
728 sandbox,filepath = "testflash1.bin";
729 };
730
731 flash-stick@2 {
732 reg = <2>;
733 compatible = "sandbox,usb-flash";
734 sandbox,filepath = "testflash2.bin";
735 };
736
Simon Glassbff1a712015-11-08 23:48:08 -0700737 keyb@3 {
738 reg = <3>;
739 compatible = "sandbox,usb-keyb";
740 };
741
Simon Glasse00cb222015-03-25 12:23:05 -0600742 };
743 };
744 };
745
746 usb_2: usb@2 {
747 compatible = "sandbox,usb";
748 status = "disabled";
749 };
750
Mateusz Kulikowskid33776e2016-03-31 23:12:28 +0200751 spmi: spmi@0 {
752 compatible = "sandbox,spmi";
753 #address-cells = <0x1>;
754 #size-cells = <0x1>;
Simon Glassa605b0f2019-09-25 08:55:59 -0600755 ranges;
Mateusz Kulikowskid33776e2016-03-31 23:12:28 +0200756 pm8916@0 {
757 compatible = "qcom,spmi-pmic";
758 reg = <0x0 0x1>;
759 #address-cells = <0x1>;
760 #size-cells = <0x1>;
Simon Glassa605b0f2019-09-25 08:55:59 -0600761 ranges;
Mateusz Kulikowskid33776e2016-03-31 23:12:28 +0200762
763 spmi_gpios: gpios@c000 {
764 compatible = "qcom,pm8916-gpio";
765 reg = <0xc000 0x400>;
766 gpio-controller;
767 gpio-count = <4>;
768 #gpio-cells = <2>;
769 gpio-bank-name="spmi";
770 };
771 };
772 };
maxims@google.com0753bc22017-04-17 12:00:21 -0700773
774 wdt0: wdt@0 {
775 compatible = "sandbox,wdt";
776 };
Rob Clarkf2006802018-01-10 11:33:30 +0100777
Mario Six957983e2018-08-09 14:51:19 +0200778 axi: axi@0 {
779 compatible = "sandbox,axi";
780 #address-cells = <0x1>;
781 #size-cells = <0x1>;
782 store@0 {
783 compatible = "sandbox,sandbox_store";
784 reg = <0x0 0x400>;
785 };
786 };
787
Rob Clarkf2006802018-01-10 11:33:30 +0100788 chosen {
Simon Glass7e878162018-02-03 10:36:58 -0700789 #address-cells = <1>;
790 #size-cells = <1>;
Rob Clarkf2006802018-01-10 11:33:30 +0100791 chosen-test {
792 compatible = "denx,u-boot-fdt-test";
793 reg = <9 1>;
794 };
795 };
Mario Sixe8d52912018-03-12 14:53:33 +0100796
797 translation-test@8000 {
798 compatible = "simple-bus";
799 reg = <0x8000 0x4000>;
800
801 #address-cells = <0x2>;
802 #size-cells = <0x1>;
803
804 ranges = <0 0x0 0x8000 0x1000
805 1 0x100 0x9000 0x1000
806 2 0x200 0xA000 0x1000
807 3 0x300 0xB000 0x1000
808 >;
809
Fabien Dessenne641067f2019-05-31 15:11:30 +0200810 dma-ranges = <0 0x000 0x10000000 0x1000
811 1 0x100 0x20000000 0x1000
812 >;
813
Mario Sixe8d52912018-03-12 14:53:33 +0100814 dev@0,0 {
815 compatible = "denx,u-boot-fdt-dummy";
816 reg = <0 0x0 0x1000>;
Álvaro Fernández Rojas79598822018-12-03 19:37:09 +0100817 reg-names = "sandbox-dummy-0";
Mario Sixe8d52912018-03-12 14:53:33 +0100818 };
819
820 dev@1,100 {
821 compatible = "denx,u-boot-fdt-dummy";
822 reg = <1 0x100 0x1000>;
823
824 };
825
826 dev@2,200 {
827 compatible = "denx,u-boot-fdt-dummy";
828 reg = <2 0x200 0x1000>;
829 };
830
831
832 noxlatebus@3,300 {
833 compatible = "simple-bus";
834 reg = <3 0x300 0x1000>;
835
836 #address-cells = <0x1>;
837 #size-cells = <0x0>;
838
839 dev@42 {
840 compatible = "denx,u-boot-fdt-dummy";
841 reg = <0x42>;
842 };
843 };
844 };
Mario Six4eea5312018-09-27 09:19:31 +0200845
846 osd {
847 compatible = "sandbox,sandbox_osd";
848 };
Tom Rinid24c1d02018-09-30 18:16:51 -0400849
Mario Sixe6fd0182018-07-31 11:44:13 +0200850 board {
851 compatible = "sandbox,board_sandbox";
852 };
Jens Wiklanderfa830ae2018-09-25 16:40:16 +0200853
854 sandbox_tee {
855 compatible = "sandbox,tee";
856 };
Bin Meng4f89d492018-10-15 02:21:26 -0700857
858 sandbox_virtio1 {
859 compatible = "sandbox,virtio1";
860 };
861
862 sandbox_virtio2 {
863 compatible = "sandbox,virtio2";
864 };
Patrice Chotardf41a8242018-10-24 14:10:23 +0200865
866 pinctrl {
867 compatible = "sandbox,pinctrl";
868 };
Benjamin Gaignard7f84fc62018-11-27 13:49:50 +0100869
870 hwspinlock@0 {
871 compatible = "sandbox,hwspinlock";
872 };
Grygorii Strashkob3309912018-11-28 19:17:51 +0100873
874 dma: dma {
875 compatible = "sandbox,dma";
876 #dma-cells = <1>;
877
878 dmas = <&dma 0>, <&dma 1>, <&dma 2>;
879 dma-names = "m2m", "tx0", "rx0";
880 };
Alex Margineanec9594a2019-06-03 19:12:28 +0300881
Alex Margineanc3d9f3f2019-07-12 10:13:53 +0300882 /*
883 * keep mdio-mux ahead of mdio so that the mux is removed first at the
884 * end of the test. If parent mdio is removed first, clean-up of the
885 * mux will trigger a 2nd probe of parent-mdio, leaving parent-mdio
886 * active at the end of the test. That it turn doesn't allow the mdio
887 * class to be destroyed, triggering an error.
888 */
889 mdio-mux-test {
890 compatible = "sandbox,mdio-mux";
891 #address-cells = <1>;
892 #size-cells = <0>;
893 mdio-parent-bus = <&mdio>;
894
895 mdio-ch-test@0 {
896 reg = <0>;
897 };
898 mdio-ch-test@1 {
899 reg = <1>;
900 };
901 };
902
903 mdio: mdio-test {
Alex Margineanec9594a2019-06-03 19:12:28 +0300904 compatible = "sandbox,mdio";
905 };
Simon Glass2e7d35d2014-02-26 15:59:21 -0700906};
Przemyslaw Marczak9038cd52015-05-13 13:38:35 +0200907
908#include "sandbox_pmic.dtsi"