blob: 34ea2959902eba1a6bedb332e56d8bd33cacd23e [file] [log] [blame]
Eran Libertyf046ccd2005-07-28 10:08:46 -05001/*
Dave Liu03051c32007-09-18 12:36:11 +08002 * (C) Copyright 2004-2007 Freescale Semiconductor, Inc.
Jon Loeligerde1d0a62005-08-01 13:20:47 -05003 *
Dave Liuf6eda7f2006-10-25 14:41:21 -05004 * MPC83xx Internal Memory Map
5 *
Dave Liue0803132006-12-07 21:11:58 +08006 * Contributors:
7 * Dave Liu <daveliu@freescale.com>
8 * Tanya Jiang <tanya.jiang@freescale.com>
9 * Mandy Lavi <mandy.lavi@freescale.com>
10 * Eran Liberty <liberty@freescale.com>
Dave Liuf6eda7f2006-10-25 14:41:21 -050011 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Dave Liue0803132006-12-07 21:11:58 +080019 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Dave Liuf6eda7f2006-10-25 14:41:21 -050020 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 *
Eran Libertyf046ccd2005-07-28 10:08:46 -050027 */
Dave Liuf6eda7f2006-10-25 14:41:21 -050028#ifndef __IMMAP_83xx__
29#define __IMMAP_83xx__
Eran Libertyf046ccd2005-07-28 10:08:46 -050030
31#include <asm/types.h>
Timur Tabibe5e6182006-11-03 19:15:00 -060032#include <asm/fsl_i2c.h>
Eran Libertyf046ccd2005-07-28 10:08:46 -050033
Jon Loeligerde1d0a62005-08-01 13:20:47 -050034/*
Dave Liue0803132006-12-07 21:11:58 +080035 * Local Access Window
Eran Libertyf046ccd2005-07-28 10:08:46 -050036 */
Dave Liuf6eda7f2006-10-25 14:41:21 -050037typedef struct law83xx {
Dave Liub7016522006-10-31 19:25:38 -060038 u32 bar; /* LBIU local access window base address register */
Dave Liub7016522006-10-31 19:25:38 -060039 u32 ar; /* LBIU local access window attribute register */
Dave Liuf6eda7f2006-10-25 14:41:21 -050040} law83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -050041
Jon Loeligerde1d0a62005-08-01 13:20:47 -050042/*
Dave Liue0803132006-12-07 21:11:58 +080043 * System configuration registers
Eran Libertyf046ccd2005-07-28 10:08:46 -050044 */
Dave Liuf6eda7f2006-10-25 14:41:21 -050045typedef struct sysconf83xx {
Dave Liub7016522006-10-31 19:25:38 -060046 u32 immrbar; /* Internal memory map base address register */
Eran Libertyf046ccd2005-07-28 10:08:46 -050047 u8 res0[0x04];
Dave Liub7016522006-10-31 19:25:38 -060048 u32 altcbar; /* Alternate configuration base address register */
Eran Libertyf046ccd2005-07-28 10:08:46 -050049 u8 res1[0x14];
Dave Liub7016522006-10-31 19:25:38 -060050 law83xx_t lblaw[4]; /* LBIU local access window */
Eran Libertyf046ccd2005-07-28 10:08:46 -050051 u8 res2[0x20];
Dave Liub7016522006-10-31 19:25:38 -060052 law83xx_t pcilaw[2]; /* PCI local access window */
Eran Libertyf046ccd2005-07-28 10:08:46 -050053 u8 res3[0x30];
Dave Liub7016522006-10-31 19:25:38 -060054 law83xx_t ddrlaw[2]; /* DDR local access window */
Eran Libertyf046ccd2005-07-28 10:08:46 -050055 u8 res4[0x50];
Dave Liub7016522006-10-31 19:25:38 -060056 u32 sgprl; /* System General Purpose Register Low */
57 u32 sgprh; /* System General Purpose Register High */
58 u32 spridr; /* System Part and Revision ID Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -050059 u8 res5[0x04];
Dave Liub7016522006-10-31 19:25:38 -060060 u32 spcr; /* System Priority Configuration Register */
Dave Liue0803132006-12-07 21:11:58 +080061 u32 sicrl; /* System I/O Configuration Register Low */
62 u32 sicrh; /* System I/O Configuration Register High */
Dave Liu24c3aca2006-12-07 21:13:15 +080063 u8 res6[0x0C];
64 u32 ddrcdr; /* DDR Control Driver Register */
65 u32 ddrdsr; /* DDR Debug Status Register */
Dave Liu03051c32007-09-18 12:36:11 +080066 u32 obir; /* Output Buffer Impedance Register */
67 u8 res7[0xCC];
Dave Liuf6eda7f2006-10-25 14:41:21 -050068} sysconf83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -050069
Jon Loeligerde1d0a62005-08-01 13:20:47 -050070/*
Eran Libertyf046ccd2005-07-28 10:08:46 -050071 * Watch Dog Timer (WDT) Registers
72 */
Dave Liuf6eda7f2006-10-25 14:41:21 -050073typedef struct wdt83xx {
Jon Loeligerde1d0a62005-08-01 13:20:47 -050074 u8 res0[4];
Dave Liub7016522006-10-31 19:25:38 -060075 u32 swcrr; /* System watchdog control register */
76 u32 swcnr; /* System watchdog count register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -050077 u8 res1[2];
Dave Liub7016522006-10-31 19:25:38 -060078 u16 swsrr; /* System watchdog service register */
Eran Libertyf046ccd2005-07-28 10:08:46 -050079 u8 res2[0xF0];
Dave Liuf6eda7f2006-10-25 14:41:21 -050080} wdt83xx_t;
Jon Loeligerde1d0a62005-08-01 13:20:47 -050081
Eran Libertyf046ccd2005-07-28 10:08:46 -050082/*
83 * RTC/PIT Module Registers
84 */
Dave Liuf6eda7f2006-10-25 14:41:21 -050085typedef struct rtclk83xx {
Dave Liub7016522006-10-31 19:25:38 -060086 u32 cnr; /* control register */
Dave Liub7016522006-10-31 19:25:38 -060087 u32 ldr; /* load register */
Dave Liub7016522006-10-31 19:25:38 -060088 u32 psr; /* prescale register */
Dave Liue0803132006-12-07 21:11:58 +080089 u32 ctr; /* counter value field register */
Dave Liub7016522006-10-31 19:25:38 -060090 u32 evr; /* event register */
Dave Liub7016522006-10-31 19:25:38 -060091 u32 alr; /* alarm register */
Eran Libertyf046ccd2005-07-28 10:08:46 -050092 u8 res0[0xE8];
Dave Liuf6eda7f2006-10-25 14:41:21 -050093} rtclk83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -050094
95/*
Dave Liue0803132006-12-07 21:11:58 +080096 * Global timer module
Eran Libertyf046ccd2005-07-28 10:08:46 -050097 */
Dave Liuf6eda7f2006-10-25 14:41:21 -050098typedef struct gtm83xx {
Dave Liue0803132006-12-07 21:11:58 +080099 u8 cfr1; /* Timer1/2 Configuration */
Dave Liub7016522006-10-31 19:25:38 -0600100 u8 res0[3];
Dave Liue0803132006-12-07 21:11:58 +0800101 u8 cfr2; /* Timer3/4 Configuration */
Dave Liub7016522006-10-31 19:25:38 -0600102 u8 res1[10];
Dave Liue0803132006-12-07 21:11:58 +0800103 u16 mdr1; /* Timer1 Mode Register */
104 u16 mdr2; /* Timer2 Mode Register */
105 u16 rfr1; /* Timer1 Reference Register */
106 u16 rfr2; /* Timer2 Reference Register */
107 u16 cpr1; /* Timer1 Capture Register */
108 u16 cpr2; /* Timer2 Capture Register */
109 u16 cnr1; /* Timer1 Counter Register */
110 u16 cnr2; /* Timer2 Counter Register */
111 u16 mdr3; /* Timer3 Mode Register */
112 u16 mdr4; /* Timer4 Mode Register */
113 u16 rfr3; /* Timer3 Reference Register */
114 u16 rfr4; /* Timer4 Reference Register */
115 u16 cpr3; /* Timer3 Capture Register */
116 u16 cpr4; /* Timer4 Capture Register */
117 u16 cnr3; /* Timer3 Counter Register */
118 u16 cnr4; /* Timer4 Counter Register */
119 u16 evr1; /* Timer1 Event Register */
120 u16 evr2; /* Timer2 Event Register */
121 u16 evr3; /* Timer3 Event Register */
122 u16 evr4; /* Timer4 Event Register */
123 u16 psr1; /* Timer1 Prescaler Register */
124 u16 psr2; /* Timer2 Prescaler Register */
125 u16 psr3; /* Timer3 Prescaler Register */
126 u16 psr4; /* Timer4 Prescaler Register */
Dave Liub7016522006-10-31 19:25:38 -0600127 u8 res[0xC0];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500128} gtm83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500129
130/*
131 * Integrated Programmable Interrupt Controller
132 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500133typedef struct ipic83xx {
Dave Liue0803132006-12-07 21:11:58 +0800134 u32 sicfr; /* System Global Interrupt Configuration Register */
135 u32 sivcr; /* System Global Interrupt Vector Register */
136 u32 sipnr_h; /* System Internal Interrupt Pending Register - High */
137 u32 sipnr_l; /* System Internal Interrupt Pending Register - Low */
138 u32 siprr_a; /* System Internal Interrupt Group A Priority Register */
Dave Liub7016522006-10-31 19:25:38 -0600139 u8 res0[8];
Dave Liue0803132006-12-07 21:11:58 +0800140 u32 siprr_d; /* System Internal Interrupt Group D Priority Register */
141 u32 simsr_h; /* System Internal Interrupt Mask Register - High */
142 u32 simsr_l; /* System Internal Interrupt Mask Register - Low */
Dave Liub7016522006-10-31 19:25:38 -0600143 u8 res1[4];
Dave Liue0803132006-12-07 21:11:58 +0800144 u32 sepnr; /* System External Interrupt Pending Register */
145 u32 smprr_a; /* System Mixed Interrupt Group A Priority Register */
146 u32 smprr_b; /* System Mixed Interrupt Group B Priority Register */
147 u32 semsr; /* System External Interrupt Mask Register */
148 u32 secnr; /* System External Interrupt Control Register */
149 u32 sersr; /* System Error Status Register */
150 u32 sermr; /* System Error Mask Register */
151 u32 sercr; /* System Error Control Register */
Dave Liub7016522006-10-31 19:25:38 -0600152 u8 res2[4];
Dave Liue0803132006-12-07 21:11:58 +0800153 u32 sifcr_h; /* System Internal Interrupt Force Register - High */
154 u32 sifcr_l; /* System Internal Interrupt Force Register - Low */
155 u32 sefcr; /* System External Interrupt Force Register */
156 u32 serfr; /* System Error Force Register */
Dave Liub7016522006-10-31 19:25:38 -0600157 u32 scvcr; /* System Critical Interrupt Vector Register */
Dave Liub7016522006-10-31 19:25:38 -0600158 u32 smvcr; /* System Management Interrupt Vector Register */
Dave Liub7016522006-10-31 19:25:38 -0600159 u8 res3[0x98];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500160} ipic83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500161
162/*
163 * System Arbiter Registers
164 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500165typedef struct arbiter83xx {
Dave Liub7016522006-10-31 19:25:38 -0600166 u32 acr; /* Arbiter Configuration Register */
Dave Liub7016522006-10-31 19:25:38 -0600167 u32 atr; /* Arbiter Timers Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500168 u8 res[4];
Dave Liue0803132006-12-07 21:11:58 +0800169 u32 aer; /* Arbiter Event Register */
170 u32 aidr; /* Arbiter Interrupt Definition Register */
171 u32 amr; /* Arbiter Mask Register */
Dave Liub7016522006-10-31 19:25:38 -0600172 u32 aeatr; /* Arbiter Event Attributes Register */
Dave Liub7016522006-10-31 19:25:38 -0600173 u32 aeadr; /* Arbiter Event Address Register */
Dave Liue0803132006-12-07 21:11:58 +0800174 u32 aerr; /* Arbiter Event Response Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500175 u8 res1[0xDC];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500176} arbiter83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500177
178/*
179 * Reset Module
180 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500181typedef struct reset83xx {
Dave Liue0803132006-12-07 21:11:58 +0800182 u32 rcwl; /* Reset Configuration Word Low Register */
183 u32 rcwh; /* Reset Configuration Word High Register */
Dave Liub7016522006-10-31 19:25:38 -0600184 u8 res0[8];
Dave Liue0803132006-12-07 21:11:58 +0800185 u32 rsr; /* Reset Status Register */
186 u32 rmr; /* Reset Mode Register */
187 u32 rpr; /* Reset protection Register */
188 u32 rcr; /* Reset Control Register */
189 u32 rcer; /* Reset Control Enable Register */
Dave Liub7016522006-10-31 19:25:38 -0600190 u8 res1[0xDC];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500191} reset83xx_t;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500192
Dave Liue0803132006-12-07 21:11:58 +0800193/*
194 * Clock Module
195 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500196typedef struct clk83xx {
Dave Liue0803132006-12-07 21:11:58 +0800197 u32 spmr; /* system PLL mode Register */
198 u32 occr; /* output clock control Register */
199 u32 sccr; /* system clock control Register */
Dave Liub7016522006-10-31 19:25:38 -0600200 u8 res0[0xF4];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500201} clk83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500202
203/*
204 * Power Management Control Module
205 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500206typedef struct pmc83xx {
Dave Liue0803132006-12-07 21:11:58 +0800207 u32 pmccr; /* PMC Configuration Register */
208 u32 pmcer; /* PMC Event Register */
209 u32 pmcmr; /* PMC Mask Register */
Scott Woodd87c57b2007-04-16 14:31:55 -0500210 u32 pmccr1; /* PMC Configuration Register 1 */
211 u32 pmccr2; /* PMC Configuration Register 2 */
212 u8 res0[0xEC];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500213} pmc83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500214
215/*
Dave Liue0803132006-12-07 21:11:58 +0800216 * General purpose I/O module
Eran Libertyf046ccd2005-07-28 10:08:46 -0500217 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500218typedef struct gpio83xx {
Dave Liub7016522006-10-31 19:25:38 -0600219 u32 dir; /* direction register */
220 u32 odr; /* open drain register */
221 u32 dat; /* data register */
222 u32 ier; /* interrupt event register */
223 u32 imr; /* interrupt mask register */
224 u32 icr; /* external interrupt control register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500225 u8 res0[0xE8];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500226} gpio83xx_t;
Dave Liub7016522006-10-31 19:25:38 -0600227
Dave Liub7016522006-10-31 19:25:38 -0600228/*
229 * QE Ports Interrupts Registers
230 */
231typedef struct qepi83xx {
232 u8 res0[0xC];
233 u32 qepier; /* QE Ports Interrupt Event Register */
Dave Liub7016522006-10-31 19:25:38 -0600234 u32 qepimr; /* QE Ports Interrupt Mask Register */
Dave Liub7016522006-10-31 19:25:38 -0600235 u32 qepicr; /* QE Ports Interrupt Control Register */
Dave Liub7016522006-10-31 19:25:38 -0600236 u8 res1[0xE8];
237} qepi83xx_t;
238
239/*
Dave Liue0803132006-12-07 21:11:58 +0800240 * QE Parallel I/O Ports
Dave Liub7016522006-10-31 19:25:38 -0600241 */
242typedef struct gpio_n {
243 u32 podr; /* Open Drain Register */
244 u32 pdat; /* Data Register */
245 u32 dir1; /* direction register 1 */
246 u32 dir2; /* direction register 2 */
247 u32 ppar1; /* Pin Assignment Register 1 */
248 u32 ppar2; /* Pin Assignment Register 2 */
249} gpio_n_t;
250
Dave Liue0803132006-12-07 21:11:58 +0800251typedef struct qegpio83xx {
Dave Liub7016522006-10-31 19:25:38 -0600252 gpio_n_t ioport[0x7];
253 u8 res0[0x358];
Dave Liue0803132006-12-07 21:11:58 +0800254} qepio83xx_t;
Dave Liub7016522006-10-31 19:25:38 -0600255
256/*
257 * QE Secondary Bus Access Windows
258 */
Dave Liub7016522006-10-31 19:25:38 -0600259typedef struct qesba83xx {
260 u32 lbmcsar; /* Local bus memory controller start address */
Dave Liub7016522006-10-31 19:25:38 -0600261 u32 sdmcsar; /* Secondary DDR memory controller start address */
Dave Liub7016522006-10-31 19:25:38 -0600262 u8 res0[0x38];
263 u32 lbmcear; /* Local bus memory controller end address */
Dave Liub7016522006-10-31 19:25:38 -0600264 u32 sdmcear; /* Secondary DDR memory controller end address */
Dave Liub7016522006-10-31 19:25:38 -0600265 u8 res1[0x38];
Dave Liue0803132006-12-07 21:11:58 +0800266 u32 lbmcar; /* Local bus memory controller attributes */
Dave Liub7016522006-10-31 19:25:38 -0600267 u32 sdmcar; /* Secondary DDR memory controller attributes */
Dave Liue0803132006-12-07 21:11:58 +0800268 u8 res2[0x378];
Dave Liub7016522006-10-31 19:25:38 -0600269} qesba83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500270
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500271/*
Eran Libertyf046ccd2005-07-28 10:08:46 -0500272 * DDR Memory Controller Memory Map
273 */
Dave Liub7016522006-10-31 19:25:38 -0600274typedef struct ddr_cs_bnds {
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500275 u32 csbnds;
Dave Liub7016522006-10-31 19:25:38 -0600276 u8 res0[4];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500277} ddr_cs_bnds_t;
278
Dave Liuf6eda7f2006-10-25 14:41:21 -0500279typedef struct ddr83xx {
Dave Liue0803132006-12-07 21:11:58 +0800280 ddr_cs_bnds_t csbnds[4];/* Chip Select x Memory Bounds */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500281 u8 res0[0x60];
Dave Liue0803132006-12-07 21:11:58 +0800282 u32 cs_config[4]; /* Chip Select x Configuration */
Dave Liu24c3aca2006-12-07 21:13:15 +0800283 u8 res1[0x70];
284 u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
285 u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
Dave Liue0803132006-12-07 21:11:58 +0800286 u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
287 u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
288 u32 sdram_cfg; /* SDRAM Control Configuration */
Dave Liu24c3aca2006-12-07 21:13:15 +0800289 u32 sdram_cfg2; /* SDRAM Control Configuration 2 */
Dave Liue0803132006-12-07 21:11:58 +0800290 u32 sdram_mode; /* SDRAM Mode Configuration */
Dave Liu24c3aca2006-12-07 21:13:15 +0800291 u32 sdram_mode2; /* SDRAM Mode Configuration 2 */
292 u32 sdram_md_cntl; /* SDRAM Mode Control */
Dave Liue0803132006-12-07 21:11:58 +0800293 u32 sdram_interval; /* SDRAM Interval Configuration */
Dave Liu24c3aca2006-12-07 21:13:15 +0800294 u32 ddr_data_init; /* SDRAM Data Initialization */
295 u8 res2[4];
296 u32 sdram_clk_cntl; /* SDRAM Clock Control */
297 u8 res3[0x14];
298 u32 ddr_init_addr; /* DDR training initialization address */
299 u32 ddr_init_ext_addr; /* DDR training initialization extended address */
300 u8 res4[0xAA8];
301 u32 ddr_ip_rev1; /* DDR IP block revision 1 */
302 u32 ddr_ip_rev2; /* DDR IP block revision 2 */
303 u8 res5[0x200];
Dave Liue0803132006-12-07 21:11:58 +0800304 u32 data_err_inject_hi; /* Memory Data Path Error Injection Mask High */
305 u32 data_err_inject_lo; /* Memory Data Path Error Injection Mask Low */
306 u32 ecc_err_inject; /* Memory Data Path Error Injection Mask ECC */
Dave Liu24c3aca2006-12-07 21:13:15 +0800307 u8 res6[0x14];
Dave Liue0803132006-12-07 21:11:58 +0800308 u32 capture_data_hi; /* Memory Data Path Read Capture High */
309 u32 capture_data_lo; /* Memory Data Path Read Capture Low */
310 u32 capture_ecc; /* Memory Data Path Read Capture ECC */
Dave Liu24c3aca2006-12-07 21:13:15 +0800311 u8 res7[0x14];
Dave Liue0803132006-12-07 21:11:58 +0800312 u32 err_detect; /* Memory Error Detect */
313 u32 err_disable; /* Memory Error Disable */
314 u32 err_int_en; /* Memory Error Interrupt Enable */
315 u32 capture_attributes; /* Memory Error Attributes Capture */
316 u32 capture_address; /* Memory Error Address Capture */
317 u32 capture_ext_address;/* Memory Error Extended Address Capture */
318 u32 err_sbe; /* Memory Single-Bit ECC Error Management */
Dave Liu24c3aca2006-12-07 21:13:15 +0800319 u8 res8[0xA4];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500320 u32 debug_reg;
Dave Liu24c3aca2006-12-07 21:13:15 +0800321 u8 res9[0xFC];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500322} ddr83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500323
324/*
Eran Libertyf046ccd2005-07-28 10:08:46 -0500325 * DUART
326 */
Dave Liub7016522006-10-31 19:25:38 -0600327typedef struct duart83xx {
Dave Liue0803132006-12-07 21:11:58 +0800328 u8 urbr_ulcr_udlb; /* combined register for URBR, UTHR and UDLB */
329 u8 uier_udmb; /* combined register for UIER and UDMB */
330 u8 uiir_ufcr_uafr; /* combined register for UIIR, UFCR and UAFR */
331 u8 ulcr; /* line control register */
332 u8 umcr; /* MODEM control register */
333 u8 ulsr; /* line status register */
334 u8 umsr; /* MODEM status register */
335 u8 uscr; /* scratch register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500336 u8 res0[8];
Dave Liue0803132006-12-07 21:11:58 +0800337 u8 udsr; /* DMA status register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500338 u8 res1[3];
339 u8 res2[0xEC];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500340} duart83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500341
342/*
343 * Local Bus Controller Registers
344 */
Dave Liub7016522006-10-31 19:25:38 -0600345typedef struct lbus_bank {
Dave Liue0803132006-12-07 21:11:58 +0800346 u32 br; /* Base Register */
347 u32 or; /* Option Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500348} lbus_bank_t;
349
Dave Liuf6eda7f2006-10-25 14:41:21 -0500350typedef struct lbus83xx {
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500351 lbus_bank_t bank[8];
352 u8 res0[0x28];
Dave Liue0803132006-12-07 21:11:58 +0800353 u32 mar; /* UPM Address Register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500354 u8 res1[0x4];
Dave Liue0803132006-12-07 21:11:58 +0800355 u32 mamr; /* UPMA Mode Register */
356 u32 mbmr; /* UPMB Mode Register */
357 u32 mcmr; /* UPMC Mode Register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500358 u8 res2[0x8];
Dave Liue0803132006-12-07 21:11:58 +0800359 u32 mrtpr; /* Memory Refresh Timer Prescaler Register */
360 u32 mdr; /* UPM Data Register */
Scott Woodd87c57b2007-04-16 14:31:55 -0500361 u8 res3[0x4];
362 u32 lsor; /* Special Operation Initiation Register */
Dave Liue0803132006-12-07 21:11:58 +0800363 u32 lsdmr; /* SDRAM Mode Register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500364 u8 res4[0x8];
Dave Liue0803132006-12-07 21:11:58 +0800365 u32 lurt; /* UPM Refresh Timer */
366 u32 lsrt; /* SDRAM Refresh Timer */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500367 u8 res5[0x8];
Dave Liue0803132006-12-07 21:11:58 +0800368 u32 ltesr; /* Transfer Error Status Register */
369 u32 ltedr; /* Transfer Error Disable Register */
370 u32 lteir; /* Transfer Error Interrupt Register */
371 u32 lteatr; /* Transfer Error Attributes Register */
372 u32 ltear; /* Transfer Error Address Register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500373 u8 res6[0xC];
Dave Liue0803132006-12-07 21:11:58 +0800374 u32 lbcr; /* Configuration Register */
375 u32 lcrr; /* Clock Ratio Register */
Scott Woodd87c57b2007-04-16 14:31:55 -0500376 u8 res7[0x8];
377 u32 fmr; /* Flash Mode Register */
378 u32 fir; /* Flash Instruction Register */
379 u32 fcr; /* Flash Command Register */
380 u32 fbar; /* Flash Block Addr Register */
381 u32 fpar; /* Flash Page Addr Register */
382 u32 fbcr; /* Flash Byte Count Register */
383 u8 res8[0xF08];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500384} lbus83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500385
386/*
387 * Serial Peripheral Interface
388 */
Dave Liub7016522006-10-31 19:25:38 -0600389typedef struct spi83xx {
Dave Liue0803132006-12-07 21:11:58 +0800390 u32 mode; /* mode register */
391 u32 event; /* event register */
392 u32 mask; /* mask register */
393 u32 com; /* command register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500394 u8 res0[0x10];
Dave Liue0803132006-12-07 21:11:58 +0800395 u32 tx; /* transmit register */
396 u32 rx; /* receive register */
397 u8 res1[0xFD8];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500398} spi83xx_t;
Marian Balakowicz61f25152006-03-14 16:14:48 +0100399
400/*
401 * DMA/Messaging Unit
402 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500403typedef struct dma83xx {
Dave Liub7016522006-10-31 19:25:38 -0600404 u32 res0[0xC]; /* 0x0-0x29 reseverd */
405 u32 omisr; /* 0x30 Outbound message interrupt status register */
406 u32 omimr; /* 0x34 Outbound message interrupt mask register */
407 u32 res1[0x6]; /* 0x38-0x49 reserved */
Dave Liub7016522006-10-31 19:25:38 -0600408 u32 imr0; /* 0x50 Inbound message register 0 */
409 u32 imr1; /* 0x54 Inbound message register 1 */
410 u32 omr0; /* 0x58 Outbound message register 0 */
411 u32 omr1; /* 0x5C Outbound message register 1 */
Dave Liub7016522006-10-31 19:25:38 -0600412 u32 odr; /* 0x60 Outbound doorbell register */
413 u32 res2; /* 0x64-0x67 reserved */
414 u32 idr; /* 0x68 Inbound doorbell register */
415 u32 res3[0x5]; /* 0x6C-0x79 reserved */
Dave Liub7016522006-10-31 19:25:38 -0600416 u32 imisr; /* 0x80 Inbound message interrupt status register */
417 u32 imimr; /* 0x84 Inbound message interrupt mask register */
418 u32 res4[0x1E]; /* 0x88-0x99 reserved */
Dave Liub7016522006-10-31 19:25:38 -0600419 u32 dmamr0; /* 0x100 DMA 0 mode register */
420 u32 dmasr0; /* 0x104 DMA 0 status register */
421 u32 dmacdar0; /* 0x108 DMA 0 current descriptor address register */
422 u32 res5; /* 0x10C reserved */
423 u32 dmasar0; /* 0x110 DMA 0 source address register */
424 u32 res6; /* 0x114 reserved */
425 u32 dmadar0; /* 0x118 DMA 0 destination address register */
426 u32 res7; /* 0x11C reserved */
427 u32 dmabcr0; /* 0x120 DMA 0 byte count register */
428 u32 dmandar0; /* 0x124 DMA 0 next descriptor address register */
429 u32 res8[0x16]; /* 0x128-0x179 reserved */
Dave Liub7016522006-10-31 19:25:38 -0600430 u32 dmamr1; /* 0x180 DMA 1 mode register */
431 u32 dmasr1; /* 0x184 DMA 1 status register */
432 u32 dmacdar1; /* 0x188 DMA 1 current descriptor address register */
433 u32 res9; /* 0x18C reserved */
434 u32 dmasar1; /* 0x190 DMA 1 source address register */
435 u32 res10; /* 0x194 reserved */
436 u32 dmadar1; /* 0x198 DMA 1 destination address register */
437 u32 res11; /* 0x19C reserved */
438 u32 dmabcr1; /* 0x1A0 DMA 1 byte count register */
439 u32 dmandar1; /* 0x1A4 DMA 1 next descriptor address register */
440 u32 res12[0x16]; /* 0x1A8-0x199 reserved */
Dave Liub7016522006-10-31 19:25:38 -0600441 u32 dmamr2; /* 0x200 DMA 2 mode register */
442 u32 dmasr2; /* 0x204 DMA 2 status register */
443 u32 dmacdar2; /* 0x208 DMA 2 current descriptor address register */
444 u32 res13; /* 0x20C reserved */
445 u32 dmasar2; /* 0x210 DMA 2 source address register */
446 u32 res14; /* 0x214 reserved */
447 u32 dmadar2; /* 0x218 DMA 2 destination address register */
448 u32 res15; /* 0x21C reserved */
449 u32 dmabcr2; /* 0x220 DMA 2 byte count register */
450 u32 dmandar2; /* 0x224 DMA 2 next descriptor address register */
451 u32 res16[0x16]; /* 0x228-0x279 reserved */
Dave Liub7016522006-10-31 19:25:38 -0600452 u32 dmamr3; /* 0x280 DMA 3 mode register */
453 u32 dmasr3; /* 0x284 DMA 3 status register */
454 u32 dmacdar3; /* 0x288 DMA 3 current descriptor address register */
455 u32 res17; /* 0x28C reserved */
456 u32 dmasar3; /* 0x290 DMA 3 source address register */
457 u32 res18; /* 0x294 reserved */
458 u32 dmadar3; /* 0x298 DMA 3 destination address register */
459 u32 res19; /* 0x29C reserved */
460 u32 dmabcr3; /* 0x2A0 DMA 3 byte count register */
461 u32 dmandar3; /* 0x2A4 DMA 3 next descriptor address register */
Dave Liub7016522006-10-31 19:25:38 -0600462 u32 dmagsr; /* 0x2A8 DMA general status register */
463 u32 res20[0x15]; /* 0x2AC-0x2FF reserved */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500464} dma83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500465
466/*
467 * PCI Software Configuration Registers
468 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500469typedef struct pciconf83xx {
Dave Liub7016522006-10-31 19:25:38 -0600470 u32 config_address;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500471 u32 config_data;
472 u32 int_ack;
Dave Liub7016522006-10-31 19:25:38 -0600473 u8 res[116];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500474} pciconf83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500475
476/*
477 * PCI Outbound Translation Register
478 */
479typedef struct pci_outbound_window {
Dave Liub7016522006-10-31 19:25:38 -0600480 u32 potar;
481 u8 res0[4];
482 u32 pobar;
483 u8 res1[4];
484 u32 pocmr;
485 u8 res2[4];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500486} pot83xx_t;
Dave Liub7016522006-10-31 19:25:38 -0600487
Eran Libertyf046ccd2005-07-28 10:08:46 -0500488/*
489 * Sequencer
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500490 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500491typedef struct ios83xx {
Dave Liub7016522006-10-31 19:25:38 -0600492 pot83xx_t pot[6];
Dave Liub7016522006-10-31 19:25:38 -0600493 u8 res0[0x60];
494 u32 pmcr;
495 u8 res1[4];
496 u32 dtcr;
497 u8 res2[4];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500498} ios83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500499
500/*
501 * PCI Controller Control and Status Registers
502 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500503typedef struct pcictrl83xx {
Dave Liub7016522006-10-31 19:25:38 -0600504 u32 esr;
Dave Liub7016522006-10-31 19:25:38 -0600505 u32 ecdr;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500506 u32 eer;
Dave Liub7016522006-10-31 19:25:38 -0600507 u32 eatcr;
Dave Liub7016522006-10-31 19:25:38 -0600508 u32 eacr;
509 u32 eeacr;
Dave Liub7016522006-10-31 19:25:38 -0600510 u32 edlcr;
511 u32 edhcr;
Dave Liub7016522006-10-31 19:25:38 -0600512 u32 gcr;
513 u32 ecr;
514 u32 gsr;
515 u8 res0[12];
516 u32 pitar2;
517 u8 res1[4];
518 u32 pibar2;
519 u32 piebar2;
520 u32 piwar2;
521 u8 res2[4];
522 u32 pitar1;
523 u8 res3[4];
524 u32 pibar1;
525 u32 piebar1;
526 u32 piwar1;
527 u8 res4[4];
528 u32 pitar0;
529 u8 res5[4];
530 u32 pibar0;
531 u8 res6[4];
532 u32 piwar0;
533 u8 res7[132];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500534} pcictrl83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500535
536/*
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500537 * USB
Eran Libertyf046ccd2005-07-28 10:08:46 -0500538 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500539typedef struct usb83xx {
Scott Woodd87c57b2007-04-16 14:31:55 -0500540 u8 fixme[0x1000];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500541} usb83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500542
543/*
544 * TSEC
545 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500546typedef struct tsec83xx {
Eran Libertyf046ccd2005-07-28 10:08:46 -0500547 u8 fixme[0x1000];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500548} tsec83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500549
550/*
551 * Security
552 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500553typedef struct security83xx {
Eran Libertyf046ccd2005-07-28 10:08:46 -0500554 u8 fixme[0x10000];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500555} security83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500556
Dave Liu03051c32007-09-18 12:36:11 +0800557/*
558 * PCI Express
559 */
560typedef struct pex83xx {
561 u8 fixme[0x1000];
562} pex83xx_t;
563
564/*
565 * SATA
566 */
567typedef struct sata83xx {
568 u8 fixme[0x1000];
569} sata83xx_t;
570
571/*
572 * eSDHC
573 */
574typedef struct sdhc83xx {
575 u8 fixme[0x1000];
576} sdhc83xx_t;
577
578/*
579 * SerDes
580 */
581typedef struct serdes83xx {
582 u8 fixme[0x100];
583} serdes83xx_t;
584
585/*
586 * On Chip ROM
587 */
588typedef struct rom83xx {
589 u8 mem[0x10000];
590} rom83xx_t;
591
Dave Liu555da612007-09-18 12:36:58 +0800592/*
593 * TDM
594 */
595typedef struct tdm83xx {
596 u8 fixme[0x200];
597} tdm83xx_t;
598
599/*
600 * TDM DMAC
601 */
602typedef struct tdmdmac83xx {
603 u8 fixme[0x2000];
604} tdmdmac83xx_t;
605
Kumar Gala3e78a312007-01-30 14:08:30 -0600606#if defined(CONFIG_MPC834X)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500607typedef struct immap {
Dave Liue0803132006-12-07 21:11:58 +0800608 sysconf83xx_t sysconf; /* System configuration */
609 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
610 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
611 rtclk83xx_t pit; /* Periodic Interval Timer */
612 gtm83xx_t gtm[2]; /* Global Timers Module */
613 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
614 arbiter83xx_t arbiter; /* System Arbiter Registers */
615 reset83xx_t reset; /* Reset Module */
616 clk83xx_t clk; /* System Clock Module */
617 pmc83xx_t pmc; /* Power Management Control Module */
618 gpio83xx_t gpio[2]; /* General purpose I/O module */
619 u8 res0[0x200];
620 u8 dll_ddr[0x100];
621 u8 dll_lbc[0x100];
622 u8 res1[0xE00];
623 ddr83xx_t ddr; /* DDR Memory Controller Memory */
624 fsl_i2c_t i2c[2]; /* I2C Controllers */
625 u8 res2[0x1300];
626 duart83xx_t duart[2]; /* DUART */
627 u8 res3[0x900];
628 lbus83xx_t lbus; /* Local Bus Controller Registers */
629 u8 res4[0x1000];
630 spi83xx_t spi; /* Serial Peripheral Interface */
631 dma83xx_t dma; /* DMA */
632 pciconf83xx_t pci_conf[2]; /* PCI Software Configuration Registers */
633 ios83xx_t ios; /* Sequencer */
634 pcictrl83xx_t pci_ctrl[2]; /* PCI Controller Control and Status Registers */
635 u8 res5[0x19900];
Scott Woodd87c57b2007-04-16 14:31:55 -0500636 usb83xx_t usb[2];
637 tsec83xx_t tsec[2];
638 u8 res6[0xA000];
639 security83xx_t security;
640 u8 res7[0xC0000];
641} immap_t;
642
Dave Liu555da612007-09-18 12:36:58 +0800643#elif defined(CONFIG_MPC8313)
Scott Woodd87c57b2007-04-16 14:31:55 -0500644typedef struct immap {
645 sysconf83xx_t sysconf; /* System configuration */
646 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
647 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
648 rtclk83xx_t pit; /* Periodic Interval Timer */
649 gtm83xx_t gtm[2]; /* Global Timers Module */
650 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
651 arbiter83xx_t arbiter; /* System Arbiter Registers */
652 reset83xx_t reset; /* Reset Module */
653 clk83xx_t clk; /* System Clock Module */
654 pmc83xx_t pmc; /* Power Management Control Module */
655 gpio83xx_t gpio[1]; /* General purpose I/O module */
656 u8 res0[0x1300];
657 ddr83xx_t ddr; /* DDR Memory Controller Memory */
658 fsl_i2c_t i2c[2]; /* I2C Controllers */
659 u8 res1[0x1300];
660 duart83xx_t duart[2]; /* DUART */
661 u8 res2[0x900];
662 lbus83xx_t lbus; /* Local Bus Controller Registers */
663 u8 res3[0x1000];
664 spi83xx_t spi; /* Serial Peripheral Interface */
665 dma83xx_t dma; /* DMA */
666 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
667 u8 res4[0x80];
668 ios83xx_t ios; /* Sequencer */
669 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
670 u8 res5[0x1aa00];
671 usb83xx_t usb[1];
Dave Liue0803132006-12-07 21:11:58 +0800672 tsec83xx_t tsec[2];
673 u8 res6[0xA000];
674 security83xx_t security;
675 u8 res7[0xC0000];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500676} immap_t;
677
Dave Liu555da612007-09-18 12:36:58 +0800678#elif defined(CONFIG_MPC8315)
679typedef struct immap {
680 sysconf83xx_t sysconf; /* System configuration */
681 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
682 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
683 rtclk83xx_t pit; /* Periodic Interval Timer */
684 gtm83xx_t gtm[2]; /* Global Timers Module */
685 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
686 arbiter83xx_t arbiter; /* System Arbiter Registers */
687 reset83xx_t reset; /* Reset Module */
688 clk83xx_t clk; /* System Clock Module */
689 pmc83xx_t pmc; /* Power Management Control Module */
690 gpio83xx_t gpio[1]; /* General purpose I/O module */
691 u8 res0[0x1300];
692 ddr83xx_t ddr; /* DDR Memory Controller Memory */
693 fsl_i2c_t i2c[2]; /* I2C Controllers */
694 u8 res1[0x1300];
695 duart83xx_t duart[2]; /* DUART */
696 u8 res2[0x900];
697 lbus83xx_t lbus; /* Local Bus Controller Registers */
698 u8 res3[0x1000];
699 spi83xx_t spi; /* Serial Peripheral Interface */
700 dma83xx_t dma; /* DMA */
701 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
702 u8 res4[0x80];
703 ios83xx_t ios; /* Sequencer */
704 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
705 u8 res5[0xa00];
706 pex83xx_t pciexp[2]; /* PCI Express Controller */
707 u8 res6[0xb000];
708 tdm83xx_t tdm; /* TDM Controller */
709 u8 res7[0x1e00];
710 sata83xx_t sata[2]; /* SATA Controller */
711 u8 res8[0x9000];
712 usb83xx_t usb[1]; /* USB DR Controller */
713 tsec83xx_t tsec[2];
714 u8 res9[0x6000];
715 tdmdmac83xx_t tdmdmac; /* TDM DMAC */
716 u8 res10[0x2000];
717 security83xx_t security;
718 u8 res11[0xA3000];
719 serdes83xx_t serdes[1]; /* SerDes Registers */
720 u8 res12[0x1CF00];
721} immap_t;
722
Dave Liu03051c32007-09-18 12:36:11 +0800723#elif defined(CONFIG_MPC837X)
724typedef struct immap {
725 sysconf83xx_t sysconf; /* System configuration */
726 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
727 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
728 rtclk83xx_t pit; /* Periodic Interval Timer */
729 gtm83xx_t gtm[2]; /* Global Timers Module */
730 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
731 arbiter83xx_t arbiter; /* System Arbiter Registers */
732 reset83xx_t reset; /* Reset Module */
733 clk83xx_t clk; /* System Clock Module */
734 pmc83xx_t pmc; /* Power Management Control Module */
735 gpio83xx_t gpio[2]; /* General purpose I/O module */
736 u8 res0[0x1200];
737 ddr83xx_t ddr; /* DDR Memory Controller Memory */
738 fsl_i2c_t i2c[2]; /* I2C Controllers */
739 u8 res1[0x1300];
740 duart83xx_t duart[2]; /* DUART */
741 u8 res2[0x900];
742 lbus83xx_t lbus; /* Local Bus Controller Registers */
743 u8 res3[0x1000];
744 spi83xx_t spi; /* Serial Peripheral Interface */
745 dma83xx_t dma; /* DMA */
746 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
747 u8 res4[0x80];
748 ios83xx_t ios; /* Sequencer */
749 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
750 u8 res5[0xa00];
751 pex83xx_t pciexp[2]; /* PCI Express Controller */
752 u8 res6[0xd000];
753 sata83xx_t sata[4]; /* SATA Controller */
754 u8 res7[0x7000];
755 usb83xx_t usb[1]; /* USB DR Controller */
756 tsec83xx_t tsec[2];
757 u8 res8[0x8000];
758 sdhc83xx_t sdhc; /* SDHC Controller */
759 u8 res9[0x1000];
760 security83xx_t security;
761 u8 res10[0xA3000];
762 serdes83xx_t serdes[2]; /* SerDes Registers */
763 u8 res11[0xCE00];
764 rom83xx_t rom; /* On Chip ROM */
765} immap_t;
766
Dave Liue0803132006-12-07 21:11:58 +0800767#elif defined(CONFIG_MPC8360)
768typedef struct immap {
769 sysconf83xx_t sysconf; /* System configuration */
770 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
771 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
772 rtclk83xx_t pit; /* Periodic Interval Timer */
773 u8 res0[0x200];
774 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
775 arbiter83xx_t arbiter; /* System Arbiter Registers */
776 reset83xx_t reset; /* Reset Module */
777 clk83xx_t clk; /* System Clock Module */
778 pmc83xx_t pmc; /* Power Management Control Module */
779 qepi83xx_t qepi; /* QE Ports Interrupts Registers */
780 u8 res1[0x300];
781 u8 dll_ddr[0x100];
782 u8 dll_lbc[0x100];
783 u8 res2[0x200];
784 qepio83xx_t qepio; /* QE Parallel I/O ports */
785 qesba83xx_t qesba; /* QE Secondary Bus Access Windows */
786 u8 res3[0x400];
787 ddr83xx_t ddr; /* DDR Memory Controller Memory */
788 fsl_i2c_t i2c[2]; /* I2C Controllers */
789 u8 res4[0x1300];
790 duart83xx_t duart[2]; /* DUART */
791 u8 res5[0x900];
792 lbus83xx_t lbus; /* Local Bus Controller Registers */
793 u8 res6[0x2000];
794 dma83xx_t dma; /* DMA */
795 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
796 u8 res7[128];
797 ios83xx_t ios; /* Sequencer (IOS) */
798 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
799 u8 res8[0x4A00];
800 ddr83xx_t ddr_secondary; /* Secondary DDR Memory Controller Memory Map */
801 u8 res9[0x22000];
802 security83xx_t security;
803 u8 res10[0xC0000];
804 u8 qe[0x100000]; /* QE block */
805} immap_t;
Dave Liu24c3aca2006-12-07 21:13:15 +0800806
807#elif defined(CONFIG_MPC832X)
808typedef struct immap {
809 sysconf83xx_t sysconf; /* System configuration */
810 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
811 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
812 rtclk83xx_t pit; /* Periodic Interval Timer */
813 gtm83xx_t gtm[2]; /* Global Timers Module */
814 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
815 arbiter83xx_t arbiter; /* System Arbiter Registers */
816 reset83xx_t reset; /* Reset Module */
817 clk83xx_t clk; /* System Clock Module */
818 pmc83xx_t pmc; /* Power Management Control Module */
819 qepi83xx_t qepi; /* QE Ports Interrupts Registers */
820 u8 res0[0x300];
821 u8 dll_ddr[0x100];
822 u8 dll_lbc[0x100];
823 u8 res1[0x200];
824 qepio83xx_t qepio; /* QE Parallel I/O ports */
825 u8 res2[0x800];
826 ddr83xx_t ddr; /* DDR Memory Controller Memory */
827 fsl_i2c_t i2c[2]; /* I2C Controllers */
828 u8 res3[0x1300];
829 duart83xx_t duart[2]; /* DUART */
830 u8 res4[0x900];
831 lbus83xx_t lbus; /* Local Bus Controller Registers */
832 u8 res5[0x2000];
833 dma83xx_t dma; /* DMA */
834 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
835 u8 res6[128];
836 ios83xx_t ios; /* Sequencer (IOS) */
837 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
838 u8 res7[0x27A00];
839 security83xx_t security;
840 u8 res8[0xC0000];
841 u8 qe[0x100000]; /* QE block */
842} immap_t;
Dave Liue0803132006-12-07 21:11:58 +0800843#endif
844
Dave Liub7016522006-10-31 19:25:38 -0600845#endif /* __IMMAP_83xx__ */