blob: 5d284d46792d701d30b24b383f5ee853fecde416 [file] [log] [blame]
Eran Libertyf046ccd2005-07-28 10:08:46 -05001/*
2 * MPC8349 Internal Memory Map
3 * Copyright (c) 2004 Freescale Semiconductor.
4 * Eran Liberty (liberty@freescale.com)
Jon Loeligerde1d0a62005-08-01 13:20:47 -05005 *
Eran Libertyf046ccd2005-07-28 10:08:46 -05006 * based on:
7 * - MPC8260 Internal Memory Map
8 * Copyright (c) 1999 Dan Malek (dmalek@jlc.net)
9 * - MPC85xx Internal Memory Map
10 * Copyright(c) 2002,2003 Motorola Inc.
11 * Xianghua Xiao (x.xiao@motorola.com)
12 */
13#ifndef __IMMAP_8349__
14#define __IMMAP_8349__
15
16#include <asm/types.h>
17#include <asm/i2c.h>
18
Jon Loeligerde1d0a62005-08-01 13:20:47 -050019/*
Eran Libertyf046ccd2005-07-28 10:08:46 -050020 * Local Access Window.
21 */
22typedef struct law8349 {
23 u32 bar; /* LBIU local access window base address register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -050024/* Identifies the 20 most-significant address bits of the base of local
25 * access window n. The specified base address should be aligned to the
26 * window size, as defined by LBLAWARn[SIZE].
27 */
28#define LAWBAR_BAR 0xFFFFF000
Eran Libertyf046ccd2005-07-28 10:08:46 -050029#define LAWBAR_RES ~(LAWBAR_BAR)
30 u32 ar; /* LBIU local access window attribute register */
31/*
32 * This Macro were moved into mmu.h
33 */
Jon Loeligerde1d0a62005-08-01 13:20:47 -050034#if 0
35/* 0 The local bus local access window n is disabled. 1 The local bus
36 * local access window n is enabled and other LBLAWAR0 and LBLAWBAR0 fields
37 * combine to identify an address range for this window.
38 */
39#define LAWAR_EN 0x80000000
40/* Identifies the size of the window from the starting address. Window
41 * size is 2^(SIZE+1) bytes. 000000–001010Reserved. Window is
42 * undefined.
43 */
44#define LAWAR_SIZE 0x0000003F
Eran Libertyf046ccd2005-07-28 10:08:46 -050045#define LAWAR_SIZE_4K 0x0000000B
46#define LAWAR_SIZE_8K 0x0000000C
47#define LAWAR_SIZE_16K 0x0000000D
48#define LAWAR_SIZE_32K 0x0000000E
49#define LAWAR_SIZE_64K 0x0000000F
50#define LAWAR_SIZE_128K 0x00000010
51#define LAWAR_SIZE_256K 0x00000011
52#define LAWAR_SIZE_512K 0x00000012
53#define LAWAR_SIZE_1M 0x00000013
54#define LAWAR_SIZE_2M 0x00000014
55#define LAWAR_SIZE_4M 0x00000015
56#define LAWAR_SIZE_8M 0x00000016
57#define LAWAR_SIZE_16M 0x00000017
58#define LAWAR_SIZE_32M 0x00000018
59#define LAWAR_SIZE_64M 0x00000019
60#define LAWAR_SIZE_128M 0x0000001A
61#define LAWAR_SIZE_256M 0x0000001B
62#define LAWAR_SIZE_512M 0x0000001C
63#define LAWAR_SIZE_1G 0x0000001D
64#define LAWAR_SIZE_2G 0x0000001E
65#define LAWAR_RES ~(LAWAR_EN|LAWAR_SIZE)
66#endif
67
68} law8349_t;
69
Jon Loeligerde1d0a62005-08-01 13:20:47 -050070/*
Eran Libertyf046ccd2005-07-28 10:08:46 -050071 * System configuration registers.
72 */
73typedef struct sysconf8349 {
74 u32 immrbar; /* Internal memory map base address register */
75 u8 res0[0x04];
76 u32 altcbar; /* Alternate configuration base address register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -050077/* Identifies the12 most significant address bits of an alternate base
78 * address used for boot sequencer configuration accesses.
79 */
80#define ALTCBAR_BASE_ADDR 0xFFF00000
Eran Libertyf046ccd2005-07-28 10:08:46 -050081#define ALTCBAR_RES ~(ALTCBAR_BASE_ADDR) /* Reserved. Write has no effect, read returns 0. */
82 u8 res1[0x14];
83 law8349_t lblaw[4]; /* LBIU local access window */
84 u8 res2[0x20];
85 law8349_t pcilaw[2]; /* PCI local access window */
86 u8 res3[0x30];
87 law8349_t ddrlaw[2]; /* DDR local access window */
88 u8 res4[0x50];
89 u32 sgprl; /* System General Purpose Register Low */
90 u32 sgprh; /* System General Purpose Register High */
91 u32 spridr; /* System Part and Revision ID Register */
92#define SPRIDR_PARTID 0xFFFF0000 /* Part Identification. */
93#define SPRIDR_REVID 0x0000FFFF /* Revision Identification. */
94 u8 res5[0x04];
Jon Loeligerde1d0a62005-08-01 13:20:47 -050095 u32 spcr; /* System Priority Configuration Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -050096#define SPCR_PCIHPE 0x10000000 /* PCI Highest Priority Enable. */
97#define SPCR_PCIPR 0x03000000 /* PCI bridge system bus request priority. */
98#define SPCR_TBEN 0x00400000 /* E300 PowerPC core time base unit enable. */
99#define SPCR_COREPR 0x00300000 /* E300 PowerPC Core system bus request priority. */
100#define SPCR_TSEC1DP 0x00003000 /* TSEC1 data priority. */
101#define SPCR_TSEC1BDP 0x00000C00 /* TSEC1 buffer descriptor priority. */
102#define SPCR_TSEC1EP 0x00000300 /* TSEC1 emergency priority. */
103#define SPCR_TSEC2DP 0x00000030 /* TSEC2 data priority. */
104#define SPCR_TSEC2BDP 0x0000000C /* TSEC2 buffer descriptor priority. */
105#define SPCR_TSEC2EP 0x00000003 /* TSEC2 emergency priority. */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500106#define SPCR_RES ~(SPCR_PCIHPE | SPCR_PCIPR | SPCR_TBEN | SPCR_COREPR \
107 | SPCR_TSEC1DP | SPCR_TSEC1BDP | SPCR_TSEC1EP \
108 | SPCR_TSEC2DP | SPCR_TSEC2BDP | SPCR_TSEC2EP)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500109 u32 sicrl; /* System General Purpose Register Low */
110#define SICRL_LDP_A 0x80000000
111#define SICRL_USB0 0x40000000
112#define SICRL_USB1 0x20000000
113#define SICRL_UART 0x0C000000
114#define SICRL_GPIO1_A 0x02000000
115#define SICRL_GPIO1_B 0x01000000
116#define SICRL_GPIO1_C 0x00800000
117#define SICRL_GPIO1_D 0x00400000
118#define SICRL_GPIO1_E 0x00200000
119#define SICRL_GPIO1_F 0x00180000
120#define SICRL_GPIO1_G 0x00040000
121#define SICRL_GPIO1_H 0x00020000
122#define SICRL_GPIO1_I 0x00010000
123#define SICRL_GPIO1_J 0x00008000
124#define SICRL_GPIO1_K 0x00004000
125#define SICRL_GPIO1_L 0x00003000
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500126#define SICRL_RES ~(SICRL_LDP_A | SICRL_USB0 | SICRL_USB1 | SICRL_UART \
127 | SICRL_GPIO1_A | SICRL_GPIO1_B | SICRL_GPIO1_C \
128 | SICRL_GPIO1_D | SICRL_GPIO1_E | SICRL_GPIO1_F \
129 | SICRL_GPIO1_G | SICRL_GPIO1_H | SICRL_GPIO1_I \
130 | SICRL_GPIO1_J | SICRL_GPIO1_K | SICRL_GPIO1_L )
Eran Libertyf046ccd2005-07-28 10:08:46 -0500131 u32 sicrh; /* System General Purpose Register High */
132#define SICRH_DDR 0x80000000
133#define SICRH_TSEC1_A 0x10000000
134#define SICRH_TSEC1_B 0x08000000
135#define SICRH_TSEC1_C 0x04000000
136#define SICRH_TSEC1_D 0x02000000
137#define SICRH_TSEC1_E 0x01000000
138#define SICRH_TSEC1_F 0x00800000
139#define SICRH_TSEC2_A 0x00400000
140#define SICRH_TSEC2_B 0x00200000
141#define SICRH_TSEC2_C 0x00100000
142#define SICRH_TSEC2_D 0x00080000
143#define SICRH_TSEC2_E 0x00040000
144#define SICRH_TSEC2_F 0x00020000
145#define SICRH_TSEC2_G 0x00010000
146#define SICRH_TSEC2_H 0x00008000
147#define SICRH_GPIO2_A 0x00004000
148#define SICRH_GPIO2_B 0x00002000
149#define SICRH_GPIO2_C 0x00001000
150#define SICRH_GPIO2_D 0x00000800
151#define SICRH_GPIO2_E 0x00000400
152#define SICRH_GPIO2_F 0x00000200
153#define SICRH_GPIO2_G 0x00000180
154#define SICRH_GPIO2_H 0x00000060
155#define SICRH_TSOBI1 0x00000002
156#define SICRH_TSOBI2 0x00000001
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500157#define SICRh_RES ~( SICRH_DDR | SICRH_TSEC1_A | SICRH_TSEC1_B \
158 | SICRH_TSEC1_C | SICRH_TSEC1_D | SICRH_TSEC1_E \
159 | SICRH_TSEC1_F | SICRH_TSEC2_A | SICRH_TSEC2_B \
160 | SICRH_TSEC2_C | SICRH_TSEC2_D | SICRH_TSEC2_E \
161 | SICRH_TSEC2_F | SICRH_TSEC2_G | SICRH_TSEC2_H \
162 | SICRH_GPIO2_A | SICRH_GPIO2_B | SICRH_GPIO2_C \
163 | SICRH_GPIO2_D | SICRH_GPIO2_E | SICRH_GPIO2_F \
164 | SICRH_GPIO2_G | SICRH_GPIO2_H | SICRH_TSOBI1 \
165 | SICRH_TSOBI2)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500166 u8 res6[0xE4];
167} sysconf8349_t;
168
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500169/*
Eran Libertyf046ccd2005-07-28 10:08:46 -0500170 * Watch Dog Timer (WDT) Registers
171 */
172typedef struct wdt8349 {
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500173 u8 res0[4];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500174 u32 swcrr; /* System watchdog control register */
175 u32 swcnr; /* System watchdog count register */
176#define SWCNR_SWCN 0x0000FFFF Software Watchdog Count Field.
177#define SWCNR_RES ~(SWCNR_SWCN)
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500178 u8 res1[2];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500179 u16 swsrr; /* System watchdog service register */
180 u8 res2[0xF0];
181} wdt8349_t;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500182
Eran Libertyf046ccd2005-07-28 10:08:46 -0500183/*
184 * RTC/PIT Module Registers
185 */
186typedef struct rtclk8349 {
187 u32 cnr; /* control register */
188#define CNR_CLEN 0x00000080 /* Clock Enable Control Bit */
189#define CNR_CLIN 0x00000040 /* Input Clock Control Bit */
190#define CNR_AIM 0x00000002 /* Alarm Interrupt Mask Bit */
191#define CNR_SIM 0x00000001 /* Second Interrupt Mask Bit */
192#define CNR_RES ~(CNR_CLEN | CNR_CLIN | CNR_AIM | CNR_SIM)
193 u32 ldr; /* load register */
194 u32 psr; /* prescale register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500195 u32 ctr; /* register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500196 u32 evr; /* event register */
197#define RTEVR_SIF 0x00000001 /* Second Interrupt Flag Bit */
198#define RTEVR_AIF 0x00000002 /* Alarm Interrupt Flag Bit */
199#define RTEVR_RES ~(EVR_SIF | EVR_AIF)
200 u32 alr; /* alarm register */
201 u8 res0[0xE8];
202} rtclk8349_t;
203
204/*
205 * Global timper module
206 */
207
208typedef struct gtm8349 {
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500209 u8 cfr1; /* Timer1/2 Configuration */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500210#define CFR1_PCAS 0x80 /* Pair Cascade mode */
211#define CFR1_BCM 0x40 /* Backward compatible mode */
212#define CFR1_STP2 0x20 /* Stop timer */
213#define CFR1_RST2 0x10 /* Reset timer */
214#define CFR1_GM2 0x08 /* Gate mode for pin 2 */
215#define CFR1_GM1 0x04 /* Gate mode for pin 1 */
216#define CFR1_STP1 0x02 /* Stop timer */
217#define CFR1_RST1 0x01 /* Reset timer */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500218 u8 res0[3];
219 u8 cfr2; /* Timer3/4 Configuration */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500220#define CFR2_PCAS 0x80 /* Pair Cascade mode */
221#define CFR2_SCAS 0x40 /* Super Cascade mode */
222#define CFR2_STP4 0x20 /* Stop timer */
223#define CFR2_RST4 0x10 /* Reset timer */
224#define CFR2_GM4 0x08 /* Gate mode for pin 4 */
225#define CFR2_GM3 0x04 /* Gate mode for pin 3 */
226#define CFR2_STP3 0x02 /* Stop timer */
227#define CFR2_RST3 0x01 /* Reset timer */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500228 u8 res1[10];
229 u16 mdr1; /* Timer1 Mode Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500230#define MDR_SPS 0xff00 /* Secondary Prescaler value */
231#define MDR_CE 0x00c0 /* Capture edge and enable interrupt */
232#define MDR_OM 0x0020 /* Output mode */
233#define MDR_ORI 0x0010 /* Output reference interrupt enable */
234#define MDR_FRR 0x0008 /* Free run/restart */
235#define MDR_ICLK 0x0006 /* Input clock source for the timer */
236#define MDR_GE 0x0001 /* Gate enable */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500237 u16 mdr2; /* Timer2 Mode Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500238 u16 rfr1; /* Timer1 Reference Register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500239 u16 rfr2; /* Timer2 Reference Register */
240 u16 cpr1; /* Timer1 Capture Register */
241 u16 cpr2; /* Timer2 Capture Register */
242 u16 cnr1; /* Timer1 Counter Register */
243 u16 cnr2; /* Timer2 Counter Register */
244 u16 mdr3; /* Timer3 Mode Register */
245 u16 mdr4; /* Timer4 Mode Register */
246 u16 rfr3; /* Timer3 Reference Register */
247 u16 rfr4; /* Timer4 Reference Register */
248 u16 cpr3; /* Timer3 Capture Register */
249 u16 cpr4; /* Timer4 Capture Register */
250 u16 cnr3; /* Timer3 Counter Register */
251 u16 cnr4; /* Timer4 Counter Register */
252 u16 evr1; /* Timer1 Event Register */
253 u16 evr2; /* Timer2 Event Register */
254 u16 evr3; /* Timer3 Event Register */
255 u16 evr4; /* Timer4 Event Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500256#define GTEVR_REF 0x0002 /* Output reference event */
257#define GTEVR_CAP 0x0001 /* Counter Capture event */
258#define GTEVR_RES ~(EVR_CAP|EVR_REF)
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500259 u16 psr1; /* Timer1 Prescaler Register */
260 u16 psr2; /* Timer2 Prescaler Register */
261 u16 psr3; /* Timer3 Prescaler Register */
262 u16 psr4; /* Timer4 Prescaler Register */
263 u8 res[0xC0];
264} gtm8349_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500265
266/*
267 * Integrated Programmable Interrupt Controller
268 */
269typedef struct ipic8349 {
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500270 u32 sicfr; /* System Global Interrupt Configuration Register (SICFR) */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500271#define SICFR_HPI 0x7f000000 /* Highest Priority Interrupt */
272#define SICFR_MPSB 0x00400000 /* Mixed interrupts Priority Scheme for group B */
273#define SICFR_MPSA 0x00200000 /* Mixed interrupts Priority Scheme for group A */
274#define SICFR_IPSD 0x00080000 /* Internal interrupts Priority Scheme for group D */
275#define SICFR_IPSA 0x00010000 /* Internal interrupts Priority Scheme for group A */
276#define SICFR_HPIT 0x00000300 /* HPI priority position IPIC output interrupt Type */
277#define SICFR_RES ~(SICFR_HPI|SICFR_MPSB|SICFR_MPSA|SICFR_IPSD|SICFR_IPSA|SICFR_HPIT)
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500278 u32 sivcr; /* System Global Interrupt Vector Register (SIVCR) */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500279#define SICVR_IVECX 0xfc000000 /* Interrupt vector (for CE compatibility purpose only not used in 8349 IPIC implementation) */
280#define SICVR_IVEC 0x0000007f /* Interrupt vector */
281#define SICVR_RES ~(SICVR_IVECX|SICVR_IVEC)
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500282 u32 sipnr_h; /* System Internal Interrupt Pending Register - High (SIPNR_H) */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500283#define SIIH_TSEC1TX 0x80000000 /* TSEC1 Tx interrupt */
284#define SIIH_TSEC1RX 0x40000000 /* TSEC1 Rx interrupt */
285#define SIIH_TSEC1ER 0x20000000 /* TSEC1 Eror interrupt */
286#define SIIH_TSEC2TX 0x10000000 /* TSEC2 Tx interrupt */
287#define SIIH_TSEC2RX 0x08000000 /* TSEC2 Rx interrupt */
288#define SIIH_TSEC2ER 0x04000000 /* TSEC2 Eror interrupt */
289#define SIIH_USB2DR 0x02000000 /* USB2 DR interrupt */
290#define SIIH_USB2MPH 0x01000000 /* USB2 MPH interrupt */
291#define SIIH_UART1 0x00000080 /* UART1 interrupt */
292#define SIIH_UART2 0x00000040 /* UART2 interrupt */
293#define SIIH_SEC 0x00000020 /* SEC interrupt */
294#define SIIH_I2C1 0x00000004 /* I2C1 interrupt */
295#define SIIH_I2C2 0x00000002 /* I2C1 interrupt */
296#define SIIH_SPI 0x00000001 /* SPI interrupt */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500297#define SIIH_RES ~(SIIH_TSEC1TX | SIIH_TSEC1RX | SIIH_TSEC1ER \
298 | SIIH_TSEC2TX | SIIH_TSEC2RX | SIIH_TSEC2ER \
299 | SIIH_USB2DR | SIIH_USB2MPH | SIIH_UART1 \
300 | SIIH_UART2 | SIIH_SEC | SIIH_I2C1 \
301 | SIIH_I2C2 | SIIH_SPI)
302 u32 sipnr_l; /* System Internal Interrupt Pending Register - Low (SIPNR_L) */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500303#define SIIL_RTCS 0x80000000 /* RTC SECOND interrupt */
304#define SIIL_PIT 0x40000000 /* PIT interrupt */
305#define SIIL_PCI1 0x20000000 /* PCI1 interrupt */
306#define SIIL_PCI2 0x10000000 /* PCI2 interrupt */
307#define SIIL_RTCA 0x08000000 /* RTC ALARM interrupt */
308#define SIIL_MU 0x04000000 /* Message Unit interrupt */
309#define SIIL_SBA 0x02000000 /* System Bus Arbiter interrupt */
310#define SIIL_DMA 0x01000000 /* DMA interrupt */
311#define SIIL_GTM4 0x00800000 /* GTM4 interrupt */
312#define SIIL_GTM8 0x00400000 /* GTM8 interrupt */
313#define SIIL_GPIO1 0x00200000 /* GPIO1 interrupt */
314#define SIIL_GPIO2 0x00100000 /* GPIO2 interrupt */
315#define SIIL_DDR 0x00080000 /* DDR interrupt */
316#define SIIL_LBC 0x00040000 /* LBC interrupt */
317#define SIIL_GTM2 0x00020000 /* GTM2 interrupt */
318#define SIIL_GTM6 0x00010000 /* GTM6 interrupt */
319#define SIIL_PMC 0x00008000 /* PMC interrupt */
320#define SIIL_GTM3 0x00000800 /* GTM3 interrupt */
321#define SIIL_GTM7 0x00000400 /* GTM7 interrupt */
322#define SIIL_GTM1 0x00000020 /* GTM1 interrupt */
323#define SIIL_GTM5 0x00000010 /* GTM5 interrupt */
324#define SIIL_DPTC 0x00000001 /* DPTC interrupt (!!! Invisible for user !!!) */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500325#define SIIL_RES ~(SIIL_RTCS | SIIL_PIT | SIIL_PCI1 | SIIL_PCI2 \
326 | SIIL_RTCA | SIIL_MU | SIIL_SBA | SIIL_DMA \
327 | SIIL_GTM4 | SIIL_GTM8 | SIIL_GPIO1 | SIIL_GPIO2 \
328 | SIIL_DDR | SIIL_LBC | SIIL_GTM2 | SIIL_GTM6 \
329 | SIIL_PMC |SIIL_GTM3 | SIIL_GTM7 | SIIL_GTM1 \
330 | SIIL_GTM5 |SIIL_DPTC )
331 u32 siprr_a; /* System Internal Interrupt Group A Priority Register (PRR) */
332 u8 res0[8];
333 u32 siprr_d; /* System Internal Interrupt Group D Priority Register (PRR) */
334 u32 simsr_h; /* System Internal Interrupt Mask Register - High (SIIH) */
335 u32 simsr_l; /* System Internal Interrupt Mask Register - Low (SIIL) */
336 u8 res1[4];
337 u32 sepnr; /* System External Interrupt Pending Register (SEI) */
338 u32 smprr_a; /* System Mixed Interrupt Group A Priority Register (PRR) */
339 u32 smprr_b; /* System Mixed Interrupt Group B Priority Register (PRR) */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500340#define PRR_0 0xe0000000 /* Priority Register, Position 0 programming */
341#define PRR_1 0x1c000000 /* Priority Register, Position 1 programming */
342#define PRR_2 0x03800000 /* Priority Register, Position 2 programming */
343#define PRR_3 0x00700000 /* Priority Register, Position 3 programming */
344#define PRR_4 0x0000e000 /* Priority Register, Position 4 programming */
345#define PRR_5 0x00001c00 /* Priority Register, Position 5 programming */
346#define PRR_6 0x00000380 /* Priority Register, Position 6 programming */
347#define PRR_7 0x00000070 /* Priority Register, Position 7 programming */
348#define PRR_RES ~(PRR_0|PRR_1|PRR_2|PRR_3|PRR_4|PRR_5|PRR_6|PRR_7)
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500349 u32 semsr; /* System External Interrupt Mask Register (SEI) */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500350#define SEI_IRQ0 0x80000000 /* IRQ0 external interrupt */
351#define SEI_IRQ1 0x40000000 /* IRQ1 external interrupt */
352#define SEI_IRQ2 0x20000000 /* IRQ2 external interrupt */
353#define SEI_IRQ3 0x10000000 /* IRQ3 external interrupt */
354#define SEI_IRQ4 0x08000000 /* IRQ4 external interrupt */
355#define SEI_IRQ5 0x04000000 /* IRQ5 external interrupt */
356#define SEI_IRQ6 0x02000000 /* IRQ6 external interrupt */
357#define SEI_IRQ7 0x01000000 /* IRQ7 external interrupt */
358#define SEI_SIRQ0 0x00008000 /* SIRQ0 external interrupt */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500359#define SEI_RES ~( SEI_IRQ0 | SEI_IRQ1 | SEI_IRQ2 | SEI_IRQ3 \
360 | SEI_IRQ4 | SEI_IRQ5 | SEI_IRQ6 | SEI_IRQ7 \
361 | SEI_SIRQ0)
362 u32 secnr; /* System External Interrupt Control Register (SECNR) */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500363#define SECNR_MIXB0T 0xc0000000 /* MIXB0 priority position IPIC output interrupt type */
364#define SECNR_MIXB1T 0x30000000 /* MIXB1 priority position IPIC output interrupt type */
365#define SECNR_MIXA0T 0x00c00000 /* MIXA0 priority position IPIC output interrupt type */
366#define SECNR_SYSA1T 0x00300000 /* MIXA1 priority position IPIC output interrupt type */
367#define SECNR_EDI0 0x00008000 /* IRQ0 external interrupt edge/level detect */
368#define SECNR_EDI1 0x00004000 /* IRQ1 external interrupt edge/level detect */
369#define SECNR_EDI2 0x00002000 /* IRQ2 external interrupt edge/level detect */
370#define SECNR_EDI3 0x00001000 /* IRQ3 external interrupt edge/level detect */
371#define SECNR_EDI4 0x00000800 /* IRQ4 external interrupt edge/level detect */
372#define SECNR_EDI5 0x00000400 /* IRQ5 external interrupt edge/level detect */
373#define SECNR_EDI6 0x00000200 /* IRQ6 external interrupt edge/level detect */
374#define SECNR_EDI7 0x00000100 /* IRQ7 external interrupt edge/level detect */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500375#define SECNR_RES ~( SECNR_MIXB0T | SECNR_MIXB1T | SECNR_MIXA0T \
376 | SECNR_SYSA1T | SECNR_EDI0 | SECNR_EDI1 \
377 | SECNR_EDI2 | SECNR_EDI3 | SECNR_EDI4 \
378 | SECNR_EDI5 | SECNR_EDI6 | SECNR_EDI7)
379 u32 sersr; /* System Error Status Register (SERR) */
380 u32 sermr; /* System Error Mask Register (SERR) */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500381#define SERR_IRQ0 0x80000000 /* IRQ0 MCP request */
382#define SERR_WDT 0x40000000 /* WDT MCP request */
383#define SERR_SBA 0x20000000 /* SBA MCP request */
384#define SERR_DDR 0x10000000 /* DDR MCP request */
385#define SERR_LBC 0x08000000 /* LBC MCP request */
386#define SERR_PCI1 0x04000000 /* PCI1 MCP request */
387#define SERR_PCI2 0x02000000 /* PCI2 MCP request */
388#define SERR_MU 0x01000000 /* MU MCP request */
389#define SERR_RNC 0x00010000 /* MU MCP request (!!! Non-visible for users !!!) */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500390#define SERR_RES ~( SERR_IRQ0 | SERR_WDT | SERR_SBA | SERR_DDR \
391 |SERR_LBC | SERR_PCI1 | SERR_PCI2 | SERR_MU \
392 |SERR_RNC )
393 u32 sercr; /* System Error Control Register (SERCR) */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500394#define SERCR_MCPR 0x00000001 /* MCP Route */
395#define SERCR_RES ~(SERCR_MCPR)
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500396 u8 res2[4];
397 u32 sifcr_h; /* System Internal Interrupt Force Register - High (SIIH) */
398 u32 sifcr_l; /* System Internal Interrupt Force Register - Low (SIIL) */
399 u32 sefcr; /* System External Interrupt Force Register (SEI) */
400 u32 serfr; /* System Error Force Register (SERR) */
401 u8 res3[0xA0];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500402} ipic8349_t;
403
404/*
405 * System Arbiter Registers
406 */
407typedef struct arbiter8349 {
408 u32 acr; /* Arbiter Configuration Register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500409#define ACR_COREDIS 0x10000000 /* Core disable. */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500410#define ACR_PIPE_DEP 0x00070000 /* Pipeline depth (number of outstanding transactions). */
411#define ACR_PCI_RPTCNT 0x00007000 /* PCI repeat count. */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500412#define ACR_RPTCNT 0x00000700 /* Repeat count. */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500413#define ACR_APARK 0x00000030 /* Address parking. */
414#define ACR_PARKM 0x0000000F /* Parking master. */
415#define ACR_RES ~(ACR_COREDIS|ACR_PIPE_DEP|ACR_PCI_RPTCNT|ACR_RPTCNT|ACR_APARK|ACR_PARKM)
416 u32 atr; /* Arbiter Timers Register */
417#define ATR_DTO 0x00FF0000 /* Data time out. */
418#define ATR_ATO 0x000000FF /* Address time out. */
419#define ATR_RES ~(ATR_DTO|ATR_ATO)
420 u8 res[4];
421 u32 aer; /* Arbiter Event Register (AE)*/
422 u32 aidr; /* Arbiter Interrupt Definition Register (AE) */
423 u32 amr; /* Arbiter Mask Register (AE) */
424 u32 aeatr; /* Arbiter Event Attributes Register */
425#define AEATR_EVENT 0x07000000 /* Event type. */
426#define AEATR_MSTR_ID 0x001F0000 /* Master Id. */
427#define AEATR_TBST 0x00000800 /* Transfer burst. */
428#define AEATR_TSIZE 0x00000700 /* Transfer Size. */
429#define AEATR_TTYPE 0x0000001F /* Transfer Type. */
430#define AEATR_RES ~(AEATR_EVENT|AEATR_MSTR_ID|AEATR_TBST|AEATR_TSIZE|AEATR_TTYPE)
431 u32 aeadr; /* Arbiter Event Address Register */
432 u32 aerr; /* Arbiter Event Response Register (AE)*/
433#define AE_ETEA 0x00000020 /* Transfer error. */
434#define AE_RES_ 0x00000010 /* Reserved transfer type. */
435#define AE_ECW 0x00000008 /* External control word transfer type. */
436#define AE_AO 0x00000004 /* Address Only transfer type. */
437#define AE_DTO 0x00000002 /* Data time out. */
438#define AE_ATO 0x00000001 /* Address time out. */
439#define AE_RSRV ~(AE_ETEA|AE_RES_|AE_ECW|AE_AO|AE_DTO|AE_ATO)
440 u8 res1[0xDC];
441} arbiter8349_t;
442
443/*
444 * Reset Module
445 */
446typedef struct reset8349 {
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500447 u32 rcwl; /* RCWL Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500448#define RCWL_LBIUCM 0x80000000 /* LBIUCM */
449#define RCWL_LBIUCM_SHIFT 31
450#define RCWL_DDRCM 0x40000000 /* DDRCM */
451#define RCWL_DDRCM_SHIFT 30
452#define RCWL_SVCOD 0x30000000 /* SVCOD */
453#define RCWL_SPMF 0x0f000000 /* SPMF */
454#define RCWL_SPMF_SHIFT 24
455#define RCWL_COREPLL 0x007F0000 /* COREPLL */
456#define RCWL_COREPLL_SHIFT 16
457#define RCWL_CEVCOD 0x000000C0 /* CEVCOD */
458#define RCWL_CEPDF 0x00000020 /* CEPDF */
459#define RCWL_CEPMF 0x0000001F /* CEPMF */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500460#define RCWL_RES ~(RCWL_BIUCM|RCWL_DDRCM|RCWL_SVCOD|RCWL_SPMF|RCWL_COREPLL|RCWL_CEVCOD|RCWL_CEPDF|RCWL_CEPMF)
461 u32 rcwh; /* RCHL Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500462#define RCWH_PCIHOST 0x80000000 /* PCIHOST */
463#define RCWH_PCIHOST_SHIFT 31
464#define RCWH_PCI64 0x40000000 /* PCI64 */
465#define RCWH_PCI1ARB 0x20000000 /* PCI1ARB */
466#define RCWH_PCI2ARB 0x10000000 /* PCI2ARB */
467#define RCWH_COREDIS 0x08000000 /* COREDIS */
468#define RCWH_BMS 0x04000000 /* BMS */
469#define RCWH_BOOTSEQ 0x03000000 /* BOOTSEQ */
470#define RCWH_SWEN 0x00800000 /* SWEN */
471#define RCWH_ROMLOC 0x00700000 /* ROMLOC */
472#define RCWH_TSEC1M 0x0000c000 /* TSEC1M */
473#define RCWH_TSEC2M 0x00003000 /* TSEC2M */
474#define RCWH_TPR 0x00000100 /* TPR */
475#define RCWH_TLE 0x00000008 /* TLE */
476#define RCWH_LALE 0x00000004 /* LALE */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500477#define RCWH_RES ~(RCWH_PCIHOST | RCWH_PCI64 | RCWH_PCI1ARB \
478 | RCWH_PCI2ARB | RCWH_COREDIS | RCWH_BMS \
479 | RCWH_BOOTSEQ | RCWH_SWEN | RCWH_ROMLOC \
480 | RCWH_TSEC1M | RCWH_TSEC2M | RCWH_TPR \
481 | RCWH_TLE | RCWH_LALE)
482 u8 res0[8];
483 u32 rsr; /* Reset status Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500484#define RSR_RSTSRC 0xE0000000 /* Reset source */
485#define RSR_RSTSRC_SHIFT 29
486#define RSR_BSF 0x00010000 /* Boot seq. fail */
487#define RSR_BSF_SHIFT 16
488#define RSR_SWSR 0x00002000 /* software soft reset */
489#define RSR_SWSR_SHIFT 13
490#define RSR_SWHR 0x00001000 /* software hard reset */
491#define RSR_SWHR_SHIFT 12
492#define RSR_JHRS 0x00000200 /* jtag hreset */
493#define RSR_JHRS_SHIFT 9
494#define RSR_JSRS 0x00000100 /* jtag sreset status */
495#define RSR_JSRS_SHIFT 8
496#define RSR_CSHR 0x00000010 /* checkstop reset status */
497#define RSR_CSHR_SHIFT 4
498#define RSR_SWRS 0x00000008 /* software watchdog reset status */
499#define RSR_SWRS_SHIFT 3
500#define RSR_BMRS 0x00000004 /* bus monitop reset status */
501#define RSR_BMRS_SHIFT 2
502#define RSR_SRS 0x00000002 /* soft reset status */
503#define RSR_SRS_SHIFT 1
504#define RSR_HRS 0x00000001 /* hard reset status */
505#define RSR_HRS_SHIFT 0
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500506#define RSR_RES ~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | RSR_SWHR | RSR_JHRS | RSR_JSRS | RSR_CSHR | RSR_SWRS | RSR_BMRS | RSR_SRS | RSR_HRS)
507 u32 rmr; /* Reset mode Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500508#define RMR_CSRE 0x00000001 /* checkstop reset enable */
509#define RMR_CSRE_SHIFT 0
510#define RMR_RES ~(RMR_CSRE)
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500511 u32 rpr; /* Reset protection Register */
512 u32 rcr; /* Reset Control Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500513#define RCR_SWHR 0x00000002 /* software hard reset */
514#define RCR_SWSR 0x00000001 /* software soft reset */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500515#define RCR_RES ~(RCR_SWHR | RCR_SWSR)
516 u32 rcer; /* Reset Control Enable Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500517#define RCER_CRE 0x00000001 /* software hard reset */
518#define RCER_RES ~(RCER_CRE)
519 u8 res1[0xDC];
520} reset8349_t;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500521
Eran Libertyf046ccd2005-07-28 10:08:46 -0500522typedef struct clk8349 {
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500523 u32 spmr; /* system PLL mode Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500524#define SPMR_LBIUCM 0x80000000 /* LBIUCM */
525#define SPMR_DDRCM 0x40000000 /* DDRCM */
526#define SPMR_SVCOD 0x30000000 /* SVCOD */
527#define SPMR_SPMF 0x0F000000 /* SPMF */
528#define SPMR_CKID 0x00800000 /* CKID */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500529#define SPMR_CKID_SHIFT 23
Eran Libertyf046ccd2005-07-28 10:08:46 -0500530#define SPMR_COREPLL 0x007F0000 /* COREPLL */
531#define SPMR_CEVCOD 0x000000C0 /* CEVCOD */
532#define SPMR_CEPDF 0x00000020 /* CEPDF */
533#define SPMR_CEPMF 0x0000001F /* CEPMF */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500534#define SPMR_RES ~(SPMR_LBIUCM | SPMR_DDRCM | SPMR_SVCOD \
535 | SPMR_SPMF | SPMR_CKID | SPMR_COREPLL \
536 | SPMR_CEVCOD | SPMR_CEPDF | SPMR_CEPMF)
537 u32 occr; /* output clock control Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500538#define OCCR_PCICOE0 0x80000000 /* PCICOE0 */
539#define OCCR_PCICOE1 0x40000000 /* PCICOE1 */
540#define OCCR_PCICOE2 0x20000000 /* PCICOE2 */
541#define OCCR_PCICOE3 0x10000000 /* PCICOE3 */
542#define OCCR_PCICOE4 0x08000000 /* PCICOE4 */
543#define OCCR_PCICOE5 0x04000000 /* PCICOE5 */
544#define OCCR_PCICOE6 0x02000000 /* PCICOE6 */
545#define OCCR_PCICOE7 0x01000000 /* PCICOE7 */
546#define OCCR_PCICD0 0x00800000 /* PCICD0 */
547#define OCCR_PCICD1 0x00400000 /* PCICD1 */
548#define OCCR_PCICD2 0x00200000 /* PCICD2 */
549#define OCCR_PCICD3 0x00100000 /* PCICD3 */
550#define OCCR_PCICD4 0x00080000 /* PCICD4 */
551#define OCCR_PCICD5 0x00040000 /* PCICD5 */
552#define OCCR_PCICD6 0x00020000 /* PCICD6 */
553#define OCCR_PCICD7 0x00010000 /* PCICD7 */
554#define OCCR_PCI1CR 0x00000002 /* PCI1CR */
555#define OCCR_PCI2CR 0x00000001 /* PCI2CR */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500556#define OCCR_RES ~(OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2 \
557 | OCCR_PCICOE3 | OCCR_PCICOE4 | OCCR_PCICOE5 \
558 | OCCR_PCICOE6 | OCCR_PCICOE7 | OCCR_PCICD0 \
559 | OCCR_PCICD1 | OCCR_PCICD2 | OCCR_PCICD3 \
560 | OCCR_PCICD4 | OCCR_PCICD5 | OCCR_PCICD6 \
561 | OCCR_PCICD7 | OCCR_PCI1CR | OCCR_PCI2CR )
562 u32 sccr; /* system clock control Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500563#define SCCR_TSEC1CM 0xc0000000 /* TSEC1CM */
564#define SCCR_TSEC1CM_SHIFT 30
565#define SCCR_TSEC2CM 0x30000000 /* TSEC2CM */
566#define SCCR_TSEC2CM_SHIFT 28
567#define SCCR_ENCCM 0x03000000 /* ENCCM */
568#define SCCR_ENCCM_SHIFT 24
569#define SCCR_USBMPHCM 0x00c00000 /* USBMPHCM */
570#define SCCR_USBMPHCM_SHIFT 22
571#define SCCR_USBDRCM 0x00300000 /* USBDRCM */
572#define SCCR_USBDRCM_SHIFT 20
573#define SCCR_PCICM 0x00010000 /* PCICM */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500574#define SCCR_RES ~( SCCR_TSEC1CM | SCCR_TSEC2CM | SCCR_ENCCM \
575 | SCCR_USBMPHCM | SCCR_USBDRCM | SCCR_PCICM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500576 u8 res0[0xF4];
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500577} clk8349_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500578
579/*
580 * Power Management Control Module
581 */
582typedef struct pmc8349 {
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500583 u32 pmccr; /* PMC Configuration Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500584#define PMCCR_SLPEN 0x00000001 /* System Low Power Enable */
585#define PMCCR_DLPEN 0x00000002 /* DDR SDRAM Low Power Enable */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500586#define PMCCR_RES ~(PMCCR_SLPEN | PMCCR_DLPEN)
587 u32 pmcer; /* PMC Event Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500588#define PMCER_PMCI 0x00000001 /* PMC Interrupt */
589#define PMCER_RES ~(PMCER_PMCI)
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500590 u32 pmcmr; /* PMC Mask Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500591#define PMCMR_PMCIE 0x0001 /* PMC Interrupt Enable */
592#define PMCMR_RES ~(PMCMR_PMCIE)
593 u8 res0[0xF4];
594} pmc8349_t;
595
596
597/*
598 * general purpose I/O module
599 */
600typedef struct gpio8349 {
601 u32 dir; /* direction register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500602 u32 odr; /* open drain register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500603 u32 dat; /* data register */
604 u32 ier; /* interrupt event register */
605 u32 imr; /* interrupt mask register */
606 u32 icr; /* external interrupt control register */
607 u8 res0[0xE8];
608} gpio8349_t;
609
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500610/*
Eran Libertyf046ccd2005-07-28 10:08:46 -0500611 * DDR Memory Controller Memory Map
612 */
613typedef struct ddr_cs_bnds{
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500614 u32 csbnds;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500615#define CSBNDS_SA 0x00FF0000
616#define CSBNDS_SA_SHIFT 16
617#define CSBNDS_EA 0x000000FF
618#define CSBNDS_EA_SHIFT 0
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500619 u8 res0[4];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500620} ddr_cs_bnds_t;
621
622typedef struct ddr8349{
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500623 ddr_cs_bnds_t csbnds[4]; /**< Chip Select x Memory Bounds */
624 u8 res0[0x60];
625 u32 cs_config[4]; /**< Chip Select x Configuration */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500626#define CSCONFIG_EN 0x80000000
627#define CSCONFIG_AP 0x00800000
628#define CSCONFIG_ROW_BIT 0x00000700
629#define CSCONFIG_ROW_BIT_12 0x00000000
630#define CSCONFIG_ROW_BIT_13 0x00000100
631#define CSCONFIG_ROW_BIT_14 0x00000200
632#define CSCONFIG_COL_BIT 0x00000007
633#define CSCONFIG_COL_BIT_8 0x00000000
634#define CSCONFIG_COL_BIT_9 0x00000001
635#define CSCONFIG_COL_BIT_10 0x00000002
636#define CSCONFIG_COL_BIT_11 0x00000003
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500637 u8 res1[0x78];
638 u32 timing_cfg_1; /**< SDRAM Timing Configuration 1 */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500639#define TIMING_CFG1_PRETOACT 0x70000000
640#define TIMING_CFG1_PRETOACT_SHIFT 28
641#define TIMING_CFG1_ACTTOPRE 0x0F000000
642#define TIMING_CFG1_ACTTOPRE_SHIFT 24
643#define TIMING_CFG1_ACTTORW 0x00700000
644#define TIMING_CFG1_ACTTORW_SHIFT 20
645#define TIMING_CFG1_CASLAT 0x00070000
646#define TIMING_CFG1_CASLAT_SHIFT 16
647#define TIMING_CFG1_REFREC 0x0000F000
648#define TIMING_CFG1_REFREC_SHIFT 12
649#define TIMING_CFG1_WRREC 0x00000700
650#define TIMING_CFG1_WRREC_SHIFT 8
651#define TIMING_CFG1_ACTTOACT 0x00000070
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500652#define TIMING_CFG1_ACTTOACT_SHIFT 4
Eran Libertyf046ccd2005-07-28 10:08:46 -0500653#define TIMING_CFG1_WRTORD 0x00000007
654#define TIMING_CFG1_WRTORD_SHIFT 0
655
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500656 u32 timing_cfg_2; /**< SDRAM Timing Configuration 2 */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500657#define TIMING_CFG2_CPO 0x0F000000
658#define TIMING_CFG2_CPO_SHIFT 24
659#define TIMING_CFG2_ACSM 0x00080000
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500660#define TIMING_CFG2_WR_DATA_DELAY 0x00001C00
Eran Libertyf046ccd2005-07-28 10:08:46 -0500661#define TIMING_CFG2_WR_DATA_DELAY_SHIFT 10
662
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500663 u32 sdram_cfg; /**< SDRAM Control Configuration */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500664#define SDRAM_CFG_MEM_EN 0x80000000
665#define SDRAM_CFG_SREN 0x40000000
666#define SDRAM_CFG_ECC_EN 0x20000000
667#define SDRAM_CFG_RD_EN 0x10000000
668#define SDRAM_CFG_SDRAM_TYPE 0x03000000
669#define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
670#define SDRAM_CFG_DYN_PWR 0x00200000
671#define SDRAM_CFG_32_BE 0x00080000
672#define SDRAM_CFG_8_BE 0x00040000
673#define SDRAM_CFG_NCAP 0x00020000
674#define SDRAM_CFG_2T_EN 0x00008000
675
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500676 u8 res2[4];
677 u32 sdram_mode; /**< SDRAM Mode Configuration */
678#define SDRAM_MODE_ESD 0xFFFF0000
679#define SDRAM_MODE_ESD_SHIFT 16
Eran Libertyf046ccd2005-07-28 10:08:46 -0500680#define SDRAM_MODE_SD 0x0000FFFF
681#define SDRAM_MODE_SD_SHIFT 0
682
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500683 u8 res3[8];
684 u32 sdram_interval; /**< SDRAM Interval Configuration */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500685#define SDRAM_INTERVAL_REFINT 0x3FFF0000
686#define SDRAM_INTERVAL_REFINT_SHIFT 16
687#define SDRAM_INTERVAL_BSTOPRE 0x00003FFF
688#define SDRAM_INTERVAL_BSTOPRE_SHIFT 0
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500689 u8 res9[8];
690 u32 sdram_clk_cntl;
691 u8 res4[0xCCC];
692 u32 data_err_inject_hi; /**< Memory Data Path Error Injection Mask High */
693 u32 data_err_inject_lo; /**< Memory Data Path Error Injection Mask Low */
694 u32 ecc_err_inject; /**< Memory Data Path Error Injection Mask ECC */
695 u8 res5[0x14];
696 u32 capture_data_hi; /**< Memory Data Path Read Capture High */
697 u32 capture_data_lo; /**< Memory Data Path Read Capture Low */
698 u32 capture_ecc; /**< Memory Data Path Read Capture ECC */
699 u8 res6[0x14];
700 u32 err_detect; /**< Memory Error Detect */
701 u32 err_disable; /**< Memory Error Disable */
702 u32 err_int_en; /**< Memory Error Interrupt Enable */
703 u32 capture_attributes; /**< Memory Error Attributes Capture */
704 u32 capture_address; /**< Memory Error Address Capture */
705 u32 capture_ext_address;/**< Memory Error Extended Address Capture */
706 u32 err_sbe; /**< Memory Single-Bit ECC Error Management */
707 u8 res7[0xA4];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500708 u32 debug_reg;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500709 u8 res8[0xFC];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500710} ddr8349_t;
711
712/*
713 * I2C1 Controller
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500714 */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500715
716
717/*
718 * DUART
719 */
720typedef struct duart8349{
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500721 u8 urbr_ulcr_udlb; /**< combined register for URBR, UTHR and UDLB */
722 u8 uier_udmb; /**< combined register for UIER and UDMB */
723 u8 uiir_ufcr_uafr; /**< combined register for UIIR, UFCR and UAFR */
724 u8 ulcr; /**< line control register */
725 u8 umcr; /**< MODEM control register */
726 u8 ulsr; /**< line status register */
727 u8 umsr; /**< MODEM status register */
728 u8 uscr; /**< scratch register */
729 u8 res0[8];
730 u8 udsr; /**< DMA status register */
731 u8 res1[3];
732 u8 res2[0xEC];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500733} duart8349_t;
734
735/*
736 * Local Bus Controller Registers
737 */
738typedef struct lbus_bank{
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500739 u32 br; /**< Base Register */
740 u32 or; /**< Base Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500741} lbus_bank_t;
742
743typedef struct lbus8349 {
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500744 lbus_bank_t bank[8];
745 u8 res0[0x28];
746 u32 mar; /**< UPM Address Register */
747 u8 res1[0x4];
748 u32 mamr; /**< UPMA Mode Register */
749 u32 mbmr; /**< UPMB Mode Register */
750 u32 mcmr; /**< UPMC Mode Register */
751 u8 res2[0x8];
752 u32 mrtpr; /**< Memory Refresh Timer Prescaler Register */
753 u32 mdr; /**< UPM Data Register */
754 u8 res3[0x8];
755 u32 lsdmr; /**< SDRAM Mode Register */
756 u8 res4[0x8];
757 u32 lurt; /**< UPM Refresh Timer */
758 u32 lsrt; /**< SDRAM Refresh Timer */
759 u8 res5[0x8];
760 u32 ltesr; /**< Transfer Error Status Register */
761 u32 ltedr; /**< Transfer Error Disable Register */
762 u32 lteir; /**< Transfer Error Interrupt Register */
763 u32 lteatr; /**< Transfer Error Attributes Register */
764 u32 ltear; /**< Transfer Error Address Register */
765 u8 res6[0xC];
766 u32 lbcr; /**< Configuration Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500767#define LBCR_LDIS 0x80000000
768#define LBCR_LDIS_SHIFT 31
769#define LBCR_BCTLC 0x00C00000
770#define LBCR_BCTLC_SHIFT 22
771#define LBCR_LPBSE 0x00020000
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500772#define LBCR_LPBSE_SHIFT 17
Eran Libertyf046ccd2005-07-28 10:08:46 -0500773#define LBCR_EPAR 0x00010000
774#define LBCR_EPAR_SHIFT 16
775#define LBCR_BMT 0x0000FF00
776#define LBCR_BMT_SHIFT 8
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500777 u32 lcrr; /**< Clock Ratio Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500778#define LCRR_DBYP 0x80000000
779#define LCRR_DBYP_SHIFT 31
780#define LCRR_BUFCMDC 0x30000000
781#define LCRR_BUFCMDC_SHIFT 28
782#define LCRR_ECL 0x03000000
783#define LCRR_ECL_SHIFT 24
784#define LCRR_EADC 0x00030000
785#define LCRR_EADC_SHIFT 16
786#define LCRR_CLKDIV 0x0000000F
787#define LCRR_CLKDIV_SHIFT 0
788
789
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500790 u8 res7[0x28];
791 u8 res8[0xF00];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500792} lbus8349_t;
793
794/*
795 * Serial Peripheral Interface
796 */
797typedef struct spi8349
798{
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500799 u32 mode; /**< mode register */
800 u32 event; /**< event register */
801 u32 mask; /**< mask register */
802 u32 com; /**< command register */
803 u8 res0[0x10];
804 u32 tx; /**< transmit register */
805 u32 rx; /**< receive register */
806 u8 res1[0xD8];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500807} spi8349_t;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500808
Eran Libertyf046ccd2005-07-28 10:08:46 -0500809typedef struct dma8349 {
810 u8 fixme[0x300];
811} dma8349_t;
812
813/*
814 * PCI Software Configuration Registers
815 */
816typedef struct pciconf8349 {
817 u32 config_address;
818#define PCI_CONFIG_ADDRESS_EN 0x80000000
819#define PCI_CONFIG_ADDRESS_BN_SHIFT 16
820#define PCI_CONFIG_ADDRESS_BN_MASK 0x00ff0000
821#define PCI_CONFIG_ADDRESS_DN_SHIFT 11
822#define PCI_CONFIG_ADDRESS_DN_MASK 0x0000f800
823#define PCI_CONFIG_ADDRESS_FN_SHIFT 8
824#define PCI_CONFIG_ADDRESS_FN_MASK 0x00000700
825#define PCI_CONFIG_ADDRESS_RN_SHIFT 0
826#define PCI_CONFIG_ADDRESS_RN_MASK 0x000000fc
827 u32 config_data;
828 u32 int_ack;
829 u8 res[116];
830} pciconf8349_t;
831
832/*
833 * PCI Outbound Translation Register
834 */
835typedef struct pci_outbound_window {
836 u32 potar;
837 u8 res0[4];
838 u32 pobar;
839 u8 res1[4];
840 u32 pocmr;
841 u8 res2[4];
842} pot8349_t;
843/*
844 * Sequencer
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500845 */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500846typedef struct ios8349 {
847 pot8349_t pot[6];
848#define POTAR_TA_MASK 0x000fffff
849#define POBAR_BA_MASK 0x000fffff
850#define POCMR_EN 0x80000000
851#define POCMR_IO 0x40000000 /* 0--memory space 1--I/O space */
852#define POCMR_SE 0x20000000 /* streaming enable */
853#define POCMR_DST 0x10000000 /* 0--PCI1 1--PCI2*/
854#define POCMR_CM_MASK 0x000fffff
855#define POCMR_CM_4G 0x00000000
856#define POCMR_CM_2G 0x00080000
857#define POCMR_CM_1G 0x000C0000
858#define POCMR_CM_512M 0x000E0000
859#define POCMR_CM_256M 0x000F0000
860#define POCMR_CM_128M 0x000F8000
861#define POCMR_CM_64M 0x000FC000
862#define POCMR_CM_32M 0x000FE000
863#define POCMR_CM_16M 0x000FF000
864#define POCMR_CM_8M 0x000FF800
865#define POCMR_CM_4M 0x000FFC00
866#define POCMR_CM_2M 0x000FFE00
867#define POCMR_CM_1M 0x000FFF00
868#define POCMR_CM_512K 0x000FFF80
869#define POCMR_CM_256K 0x000FFFC0
870#define POCMR_CM_128K 0x000FFFE0
871#define POCMR_CM_64K 0x000FFFF0
872#define POCMR_CM_32K 0x000FFFF8
873#define POCMR_CM_16K 0x000FFFFC
874#define POCMR_CM_8K 0x000FFFFE
875#define POCMR_CM_4K 0x000FFFFF
876 u8 res0[0x60];
877 u32 pmcr;
878 u8 res1[4];
879 u32 dtcr;
880 u8 res2[4];
881} ios8349_t;
882
883/*
884 * PCI Controller Control and Status Registers
885 */
886typedef struct pcictrl8349 {
887 u32 esr;
888#define ESR_MERR 0x80000000
889#define ESR_APAR 0x00000400
890#define ESR_PCISERR 0x00000200
891#define ESR_MPERR 0x00000100
892#define ESR_TPERR 0x00000080
893#define ESR_NORSP 0x00000040
894#define ESR_TABT 0x00000020
895 u32 ecdr;
896#define ECDR_APAR 0x00000400
897#define ECDR_PCISERR 0x00000200
898#define ECDR_MPERR 0x00000100
899#define ECDR_TPERR 0x00000080
900#define ECDR_NORSP 0x00000040
901#define ECDR_TABT 0x00000020
902 u32 eer;
903#define EER_APAR 0x00000400
904#define EER_PCISERR 0x00000200
905#define EER_MPERR 0x00000100
906#define EER_TPERR 0x00000080
907#define EER_NORSP 0x00000040
908#define EER_TABT 0x00000020
909 u32 eatcr;
910#define EATCR_ERRTYPR_MASK 0x70000000
911#define EATCR_ERRTYPR_APR 0x00000000 /* address parity error */
912#define EATCR_ERRTYPR_WDPR 0x10000000 /* write data parity error */
913#define EATCR_ERRTYPR_RDPR 0x20000000 /* read data parity error */
914#define EATCR_ERRTYPR_MA 0x30000000 /* master abort */
915#define EATCR_ERRTYPR_TA 0x40000000 /* target abort */
916#define EATCR_ERRTYPR_SE 0x50000000 /* system error indication received */
917#define EATCR_ERRTYPR_PEA 0x60000000 /* parity error indication received on a read */
918#define EATCR_ERRTYPR_PEW 0x70000000 /* parity error indication received on a write */
919#define EATCR_BN_MASK 0x0f000000 /* beat number */
920#define EATCR_BN_1st 0x00000000
921#define EATCR_BN_2ed 0x01000000
922#define EATCR_BN_3rd 0x02000000
923#define EATCR_BN_4th 0x03000000
924#define EATCR_BN_5th 0x0400000
925#define EATCR_BN_6th 0x05000000
926#define EATCR_BN_7th 0x06000000
927#define EATCR_BN_8th 0x07000000
928#define EATCR_BN_9th 0x08000000
929#define EATCR_TS_MASK 0x00300000 /* transaction size */
930#define EATCR_TS_4 0x00000000
931#define EATCR_TS_1 0x00100000
932#define EATCR_TS_2 0x00200000
933#define EATCR_TS_3 0x00300000
934#define EATCR_ES_MASK 0x000f0000 /* error source */
935#define EATCR_ES_EM 0x00000000 /* external master */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500936#define EATCR_ES_DMA 0x00050000
Eran Libertyf046ccd2005-07-28 10:08:46 -0500937#define EATCR_CMD_MASK 0x0000f000
938#define EATCR_HBE_MASK 0x00000f00 /* PCI high byte enable*/
939#define EATCR_BE_MASK 0x000000f0 /* PCI byte enable */
940#define EATCR_HPB 0x00000004 /* high parity bit */
941#define EATCR_PB 0x00000002 /* parity bit*/
942#define EATCR_VI 0x00000001 /* error information valid */
943 u32 eacr;
944 u32 eeacr;
945 u32 edlcr;
946 u32 edhcr;
947 u32 gcr;
948 u32 ecr;
949 u32 gsr;
950 u8 res0[12];
951 u32 pitar2;
952 u8 res1[4];
953 u32 pibar2;
954 u32 piebar2;
955 u32 piwar2;
956 u8 res2[4];
957 u32 pitar1;
958 u8 res3[4];
959 u32 pibar1;
960 u32 piebar1;
961 u32 piwar1;
962 u8 res4[4];
963 u32 pitar0;
964 u8 res5[4];
965 u32 pibar0;
966 u8 res6[4];
967 u32 piwar0;
968 u8 res7[132];
969#define PITAR_TA_MASK 0x000fffff
970#define PIBAR_MASK 0xffffffff
971#define PIEBAR_EBA_MASK 0x000fffff
972#define PIWAR_EN 0x80000000
973#define PIWAR_PF 0x20000000
974#define PIWAR_RTT_MASK 0x000f0000
975#define PIWAR_RTT_NO_SNOOP 0x00040000
976#define PIWAR_RTT_SNOOP 0x00050000
977#define PIWAR_WTT_MASK 0x0000f000
978#define PIWAR_WTT_NO_SNOOP 0x00004000
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500979#define PIWAR_WTT_SNOOP 0x00005000
Eran Libertyf046ccd2005-07-28 10:08:46 -0500980#define PIWAR_IWS_MASK 0x0000003F
981#define PIWAR_IWS_4K 0x0000000B
982#define PIWAR_IWS_8K 0x0000000C
983#define PIWAR_IWS_16K 0x0000000D
984#define PIWAR_IWS_32K 0x0000000E
985#define PIWAR_IWS_64K 0x0000000F
986#define PIWAR_IWS_128K 0x00000010
987#define PIWAR_IWS_256K 0x00000011
988#define PIWAR_IWS_512K 0x00000012
989#define PIWAR_IWS_1M 0x00000013
990#define PIWAR_IWS_2M 0x00000014
991#define PIWAR_IWS_4M 0x00000015
992#define PIWAR_IWS_8M 0x00000016
993#define PIWAR_IWS_16M 0x00000017
994#define PIWAR_IWS_32M 0x00000018
995#define PIWAR_IWS_64M 0x00000019
996#define PIWAR_IWS_128M 0x0000001A
997#define PIWAR_IWS_256M 0x0000001B
998#define PIWAR_IWS_512M 0x0000001C
999#define PIWAR_IWS_1G 0x0000001D
1000#define PIWAR_IWS_2G 0x0000001E
1001} pcictrl8349_t;
1002
1003/*
Jon Loeligerde1d0a62005-08-01 13:20:47 -05001004 * USB
Eran Libertyf046ccd2005-07-28 10:08:46 -05001005 */
1006typedef struct usb8349 {
1007 u8 fixme[0x2000];
1008} usb8349_t;
1009
1010/*
1011 * TSEC
1012 */
1013typedef struct tsec8349 {
1014 u8 fixme[0x1000];
1015} tsec8349_t;
1016
1017/*
1018 * Security
1019 */
1020typedef struct security8349 {
1021 u8 fixme[0x10000];
1022} security8349_t;
1023
1024typedef struct immap {
1025 sysconf8349_t sysconf; /* System configuration */
1026 wdt8349_t wdt; /* Watch Dog Timer (WDT) Registers */
1027 rtclk8349_t rtc; /* Real Time Clock Module Registers */
1028 rtclk8349_t pit; /* Periodic Interval Timer */
1029 gtm8349_t gtm[2]; /* Global Timers Module */
1030 ipic8349_t ipic; /* Integrated Programmable Interrupt Controller */
Jon Loeligerde1d0a62005-08-01 13:20:47 -05001031 arbiter8349_t arbiter; /* System Arbiter Registers */
Eran Libertyf046ccd2005-07-28 10:08:46 -05001032 reset8349_t reset; /* Reset Module */
Jon Loeligerde1d0a62005-08-01 13:20:47 -05001033 clk8349_t clk; /* System Clock Module */
Eran Libertyf046ccd2005-07-28 10:08:46 -05001034 pmc8349_t pmc; /* Power Management Control Module */
1035 gpio8349_t pgio[2]; /* general purpose I/O module */
1036 u8 res0[0x200];
1037 u8 DDL_DDR[0x100];
1038 u8 DDL_LBIU[0x100];
1039 u8 res1[0xE00];
1040 ddr8349_t ddr; /* DDR Memory Controller Memory */
1041 i2c_t i2c[2]; /* I2C1 Controller */
1042 u8 res2[0x1300];
1043 duart8349_t duart[2];/* DUART */
1044 u8 res3[0x900];
1045 lbus8349_t lbus; /* Local Bus Controller Registers */
1046 u8 res4[0x1000];
1047 spi8349_t spi; /* Serial Peripheral Interface */
1048 u8 res5[0xF00];
1049 dma8349_t dma; /* DMA */
1050 pciconf8349_t pci_conf[2]; /* PCI Software Configuration Registers */
1051 ios8349_t ios; /* Sequencer */
1052 pcictrl8349_t pci_ctrl[2]; /* PCI Controller Control and Status Registers */
1053 u8 res6[0x19900];
1054 usb8349_t usb;
1055 tsec8349_t tsec[2];
1056 u8 res7[0xA000];
Jon Loeligerde1d0a62005-08-01 13:20:47 -05001057 security8349_t security;
Eran Libertyf046ccd2005-07-28 10:08:46 -05001058} immap_t;
1059
1060#endif /* __IMMAP_8349__ */