blob: 3b0d27e6cdb4316416368fe5bcb64dfae7670402 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Sascha Hauercdace062008-03-26 20:40:49 +01002/*
Marek Vasutdb841402011-09-22 09:22:12 +00003 * i2c driver for Freescale i.MX series
Sascha Hauercdace062008-03-26 20:40:49 +01004 *
5 * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
Marek Vasutdb841402011-09-22 09:22:12 +00006 * (c) 2011 Marek Vasut <marek.vasut@gmail.com>
7 *
8 * Based on i2c-imx.c from linux kernel:
9 * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de>
10 * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de>
11 * Copyright (C) 2007 RightHand Technologies, Inc.
12 * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
13 *
Sascha Hauercdace062008-03-26 20:40:49 +010014 */
15
16#include <common.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060017#include <log.h>
Liu Hui-R64343127cec12011-01-03 22:27:39 +000018#include <asm/arch/clock.h>
Stefano Babic86271112011-03-14 15:43:56 +010019#include <asm/arch/imx-regs.h>
Simon Glass336d4612020-02-03 07:36:16 -070020#include <dm/device_compat.h>
Simon Glassc05ed002020-05-10 11:40:11 -060021#include <linux/delay.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090022#include <linux/errno.h>
Stefano Babic552a8482017-06-29 10:16:06 +020023#include <asm/mach-imx/mxc_i2c.h>
Peng Fan7d1ee742020-05-01 22:08:35 +080024#include <asm/mach-imx/sys_proto.h>
Troy Kisky24cd7382012-07-19 08:18:03 +000025#include <asm/io.h>
Marek Vasutbf0783d2011-10-26 00:05:44 +000026#include <i2c.h>
Troy Kisky7aa57a02012-07-19 08:18:09 +000027#include <watchdog.h>
Peng Fan71204e92015-05-15 07:29:12 +080028#include <dm.h>
Peng Fane1bed802016-03-11 16:47:50 +080029#include <dm/pinctrl.h>
Peng Fan71204e92015-05-15 07:29:12 +080030#include <fdtdec.h>
Sascha Hauercdace062008-03-26 20:40:49 +010031
York Sundec18612014-02-10 14:02:52 -080032DECLARE_GLOBAL_DATA_PTR;
33
Peng Fan71204e92015-05-15 07:29:12 +080034#define I2C_QUIRK_FLAG (1 << 0)
35
36#define IMX_I2C_REGSHIFT 2
37#define VF610_I2C_REGSHIFT 0
Yuan Yao9d10c2d2016-06-08 18:24:51 +080038
39#define I2C_EARLY_INIT_INDEX 0
40#ifdef CONFIG_SYS_I2C_IFDR_DIV
41#define I2C_IFDR_DIV_CONSERVATIVE CONFIG_SYS_I2C_IFDR_DIV
42#else
43#define I2C_IFDR_DIV_CONSERVATIVE 0x7e
44#endif
45
Peng Fan71204e92015-05-15 07:29:12 +080046/* Register index */
47#define IADR 0
48#define IFDR 1
49#define I2CR 2
50#define I2SR 3
51#define I2DR 4
Sascha Hauercdace062008-03-26 20:40:49 +010052
Sascha Hauercdace062008-03-26 20:40:49 +010053#define I2CR_IIEN (1 << 6)
54#define I2CR_MSTA (1 << 5)
55#define I2CR_MTX (1 << 4)
56#define I2CR_TX_NO_AK (1 << 3)
57#define I2CR_RSTA (1 << 2)
58
59#define I2SR_ICF (1 << 7)
60#define I2SR_IBB (1 << 5)
Troy Kiskyd5383a62012-07-19 08:18:15 +000061#define I2SR_IAL (1 << 4)
Sascha Hauercdace062008-03-26 20:40:49 +010062#define I2SR_IIF (1 << 1)
63#define I2SR_RX_NO_AK (1 << 0)
64
Alison Wang30ea41a2013-06-17 15:30:39 +080065#ifdef I2C_QUIRK_REG
66#define I2CR_IEN (0 << 7)
67#define I2CR_IDIS (1 << 7)
68#define I2SR_IIF_CLEAR (1 << 1)
69#else
70#define I2CR_IEN (1 << 7)
71#define I2CR_IDIS (0 << 7)
72#define I2SR_IIF_CLEAR (0 << 1)
73#endif
74
Alison Wang30ea41a2013-06-17 15:30:39 +080075#ifdef I2C_QUIRK_REG
76static u16 i2c_clk_div[60][2] = {
77 { 20, 0x00 }, { 22, 0x01 }, { 24, 0x02 }, { 26, 0x03 },
78 { 28, 0x04 }, { 30, 0x05 }, { 32, 0x09 }, { 34, 0x06 },
79 { 36, 0x0A }, { 40, 0x07 }, { 44, 0x0C }, { 48, 0x0D },
80 { 52, 0x43 }, { 56, 0x0E }, { 60, 0x45 }, { 64, 0x12 },
81 { 68, 0x0F }, { 72, 0x13 }, { 80, 0x14 }, { 88, 0x15 },
82 { 96, 0x19 }, { 104, 0x16 }, { 112, 0x1A }, { 128, 0x17 },
83 { 136, 0x4F }, { 144, 0x1C }, { 160, 0x1D }, { 176, 0x55 },
84 { 192, 0x1E }, { 208, 0x56 }, { 224, 0x22 }, { 228, 0x24 },
85 { 240, 0x1F }, { 256, 0x23 }, { 288, 0x5C }, { 320, 0x25 },
86 { 384, 0x26 }, { 448, 0x2A }, { 480, 0x27 }, { 512, 0x2B },
87 { 576, 0x2C }, { 640, 0x2D }, { 768, 0x31 }, { 896, 0x32 },
88 { 960, 0x2F }, { 1024, 0x33 }, { 1152, 0x34 }, { 1280, 0x35 },
89 { 1536, 0x36 }, { 1792, 0x3A }, { 1920, 0x37 }, { 2048, 0x3B },
90 { 2304, 0x3C }, { 2560, 0x3D }, { 3072, 0x3E }, { 3584, 0x7A },
91 { 3840, 0x3F }, { 4096, 0x7B }, { 5120, 0x7D }, { 6144, 0x7E },
92};
93#else
Marek Vasutdb841402011-09-22 09:22:12 +000094static u16 i2c_clk_div[50][2] = {
95 { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
96 { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
97 { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
98 { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
99 { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
100 { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
101 { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
102 { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
103 { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
104 { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
105 { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
106 { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
107 { 3072, 0x1E }, { 3840, 0x1F }
108};
Alison Wang30ea41a2013-06-17 15:30:39 +0800109#endif
Sascha Hauercdace062008-03-26 20:40:49 +0100110
tremfac96402013-09-21 18:13:35 +0200111#ifndef CONFIG_SYS_MXC_I2C1_SPEED
112#define CONFIG_SYS_MXC_I2C1_SPEED 100000
113#endif
114#ifndef CONFIG_SYS_MXC_I2C2_SPEED
115#define CONFIG_SYS_MXC_I2C2_SPEED 100000
116#endif
117#ifndef CONFIG_SYS_MXC_I2C3_SPEED
118#define CONFIG_SYS_MXC_I2C3_SPEED 100000
119#endif
York Sunf8cb1012015-03-20 10:20:40 -0700120#ifndef CONFIG_SYS_MXC_I2C4_SPEED
121#define CONFIG_SYS_MXC_I2C4_SPEED 100000
122#endif
tremfac96402013-09-21 18:13:35 +0200123
124#ifndef CONFIG_SYS_MXC_I2C1_SLAVE
125#define CONFIG_SYS_MXC_I2C1_SLAVE 0
126#endif
127#ifndef CONFIG_SYS_MXC_I2C2_SLAVE
128#define CONFIG_SYS_MXC_I2C2_SLAVE 0
129#endif
130#ifndef CONFIG_SYS_MXC_I2C3_SLAVE
131#define CONFIG_SYS_MXC_I2C3_SLAVE 0
132#endif
York Sunf8cb1012015-03-20 10:20:40 -0700133#ifndef CONFIG_SYS_MXC_I2C4_SLAVE
134#define CONFIG_SYS_MXC_I2C4_SLAVE 0
135#endif
tremfac96402013-09-21 18:13:35 +0200136
Marek Vasutdb841402011-09-22 09:22:12 +0000137/*
138 * Calculate and set proper clock divider
139 */
Peng Fan71204e92015-05-15 07:29:12 +0800140static uint8_t i2c_imx_get_clk(struct mxc_i2c_bus *i2c_bus, unsigned int rate)
Stefano Babic1d549ad2011-01-20 07:50:44 +0000141{
Marek Vasutdb841402011-09-22 09:22:12 +0000142 unsigned int i2c_clk_rate;
143 unsigned int div;
Marek Vasutbf0783d2011-10-26 00:05:44 +0000144 u8 clk_div;
Sascha Hauercdace062008-03-26 20:40:49 +0100145
Liu Hui-R64343127cec12011-01-03 22:27:39 +0000146#if defined(CONFIG_MX31)
Stefano Babic1d549ad2011-01-20 07:50:44 +0000147 struct clock_control_regs *sc_regs =
148 (struct clock_control_regs *)CCM_BASE;
Marek Vasutdb841402011-09-22 09:22:12 +0000149
Guennadi Liakhovetskie7de18a2009-02-13 09:23:36 +0100150 /* start the required I2C clock */
Troy Kiskyde6f6042012-04-24 17:33:25 +0000151 writel(readl(&sc_regs->cgr0) | (3 << CONFIG_SYS_I2C_CLK_OFFSET),
Stefano Babic1d549ad2011-01-20 07:50:44 +0000152 &sc_regs->cgr0);
Liu Hui-R64343127cec12011-01-03 22:27:39 +0000153#endif
Guennadi Liakhovetskie7de18a2009-02-13 09:23:36 +0100154
Marek Vasutdb841402011-09-22 09:22:12 +0000155 /* Divider value calculation */
Peng Fan6dba0862019-08-08 01:43:30 +0000156#if CONFIG_IS_ENABLED(CLK)
157 i2c_clk_rate = clk_get_rate(&i2c_bus->per_clk);
158#else
Matthias Weissere7bed5c2012-09-24 02:46:53 +0000159 i2c_clk_rate = mxc_get_clock(MXC_I2C_CLK);
Peng Fan6dba0862019-08-08 01:43:30 +0000160#endif
161
Marek Vasutdb841402011-09-22 09:22:12 +0000162 div = (i2c_clk_rate + rate - 1) / rate;
163 if (div < i2c_clk_div[0][0])
Marek Vasutb567b8f2011-09-27 06:34:11 +0000164 clk_div = 0;
Marek Vasutdb841402011-09-22 09:22:12 +0000165 else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0])
Marek Vasutb567b8f2011-09-27 06:34:11 +0000166 clk_div = ARRAY_SIZE(i2c_clk_div) - 1;
Marek Vasutdb841402011-09-22 09:22:12 +0000167 else
Marek Vasutb567b8f2011-09-27 06:34:11 +0000168 for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++)
Marek Vasutdb841402011-09-22 09:22:12 +0000169 ;
Sascha Hauercdace062008-03-26 20:40:49 +0100170
Marek Vasutdb841402011-09-22 09:22:12 +0000171 /* Store divider value */
Marek Vasutbf0783d2011-10-26 00:05:44 +0000172 return clk_div;
Marek Vasutdb841402011-09-22 09:22:12 +0000173}
Sascha Hauercdace062008-03-26 20:40:49 +0100174
Marek Vasutdb841402011-09-22 09:22:12 +0000175/*
Troy Kiskye4ff5252012-07-19 08:18:18 +0000176 * Set I2C Bus speed
Marek Vasutdb841402011-09-22 09:22:12 +0000177 */
Peng Fan71204e92015-05-15 07:29:12 +0800178static int bus_i2c_set_bus_speed(struct mxc_i2c_bus *i2c_bus, int speed)
Marek Vasutdb841402011-09-22 09:22:12 +0000179{
Peng Fan71204e92015-05-15 07:29:12 +0800180 ulong base = i2c_bus->base;
181 bool quirk = i2c_bus->driver_data & I2C_QUIRK_FLAG ? true : false;
182 u8 clk_idx = i2c_imx_get_clk(i2c_bus, speed);
Marek Vasutbf0783d2011-10-26 00:05:44 +0000183 u8 idx = i2c_clk_div[clk_idx][1];
Peng Fan71204e92015-05-15 07:29:12 +0800184 int reg_shift = quirk ? VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
Marek Vasutbf0783d2011-10-26 00:05:44 +0000185
Heiko Schochere6c8b712015-05-18 10:58:12 +0200186 if (!base)
Simon Glass7c843192017-09-17 16:54:53 -0600187 return -EINVAL;
Heiko Schochere6c8b712015-05-18 10:58:12 +0200188
Marek Vasutbf0783d2011-10-26 00:05:44 +0000189 /* Store divider value */
Peng Fan71204e92015-05-15 07:29:12 +0800190 writeb(idx, base + (IFDR << reg_shift));
Marek Vasutbf0783d2011-10-26 00:05:44 +0000191
Troy Kisky83a1a192012-07-19 08:18:12 +0000192 /* Reset module */
Peng Fan71204e92015-05-15 07:29:12 +0800193 writeb(I2CR_IDIS, base + (I2CR << reg_shift));
194 writeb(0, base + (I2SR << reg_shift));
Marek Vasutb567b8f2011-09-27 06:34:11 +0000195 return 0;
196}
197
Troy Kisky7aa57a02012-07-19 08:18:09 +0000198#define ST_BUS_IDLE (0 | (I2SR_IBB << 8))
199#define ST_BUS_BUSY (I2SR_IBB | (I2SR_IBB << 8))
200#define ST_IIF (I2SR_IIF | (I2SR_IIF << 8))
201
Peng Fan71204e92015-05-15 07:29:12 +0800202static int wait_for_sr_state(struct mxc_i2c_bus *i2c_bus, unsigned state)
Stefano Babic81687212011-01-20 07:51:31 +0000203{
Troy Kisky7aa57a02012-07-19 08:18:09 +0000204 unsigned sr;
205 ulong elapsed;
Peng Fan71204e92015-05-15 07:29:12 +0800206 bool quirk = i2c_bus->driver_data & I2C_QUIRK_FLAG ? true : false;
207 int reg_shift = quirk ? VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
208 ulong base = i2c_bus->base;
Troy Kisky7aa57a02012-07-19 08:18:09 +0000209 ulong start_time = get_timer(0);
210 for (;;) {
Peng Fan71204e92015-05-15 07:29:12 +0800211 sr = readb(base + (I2SR << reg_shift));
Troy Kiskyd5383a62012-07-19 08:18:15 +0000212 if (sr & I2SR_IAL) {
Peng Fan71204e92015-05-15 07:29:12 +0800213 if (quirk)
214 writeb(sr | I2SR_IAL, base +
215 (I2SR << reg_shift));
216 else
217 writeb(sr & ~I2SR_IAL, base +
218 (I2SR << reg_shift));
Troy Kiskyd5383a62012-07-19 08:18:15 +0000219 printf("%s: Arbitration lost sr=%x cr=%x state=%x\n",
Peng Fan71204e92015-05-15 07:29:12 +0800220 __func__, sr, readb(base + (I2CR << reg_shift)),
221 state);
Troy Kiskyd5383a62012-07-19 08:18:15 +0000222 return -ERESTART;
223 }
Troy Kisky7aa57a02012-07-19 08:18:09 +0000224 if ((sr & (state >> 8)) == (unsigned char)state)
225 return sr;
226 WATCHDOG_RESET();
227 elapsed = get_timer(start_time);
228 if (elapsed > (CONFIG_SYS_HZ / 10)) /* .1 seconds */
229 break;
Stefano Babic81687212011-01-20 07:51:31 +0000230 }
Troy Kisky7aa57a02012-07-19 08:18:09 +0000231 printf("%s: failed sr=%x cr=%x state=%x\n", __func__,
Peng Fan71204e92015-05-15 07:29:12 +0800232 sr, readb(base + (I2CR << reg_shift)), state);
Troy Kiskycea60b02012-07-19 08:18:04 +0000233 return -ETIMEDOUT;
Stefano Babic81687212011-01-20 07:51:31 +0000234}
235
Peng Fan71204e92015-05-15 07:29:12 +0800236static int tx_byte(struct mxc_i2c_bus *i2c_bus, u8 byte)
Sascha Hauercdace062008-03-26 20:40:49 +0100237{
Troy Kiskycea60b02012-07-19 08:18:04 +0000238 int ret;
Peng Fan71204e92015-05-15 07:29:12 +0800239 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
240 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
241 ulong base = i2c_bus->base;
Sascha Hauercdace062008-03-26 20:40:49 +0100242
Peng Fan71204e92015-05-15 07:29:12 +0800243 writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift));
244 writeb(byte, base + (I2DR << reg_shift));
245
246 ret = wait_for_sr_state(i2c_bus, ST_IIF);
Troy Kiskycea60b02012-07-19 08:18:04 +0000247 if (ret < 0)
248 return ret;
Troy Kiskycea60b02012-07-19 08:18:04 +0000249 if (ret & I2SR_RX_NO_AK)
Simon Glass7c843192017-09-17 16:54:53 -0600250 return -EREMOTEIO;
Troy Kiskycea60b02012-07-19 08:18:04 +0000251 return 0;
Marek Vasutdb841402011-09-22 09:22:12 +0000252}
253
254/*
Peng Fan71204e92015-05-15 07:29:12 +0800255 * Stub implementations for outer i2c slave operations.
256 */
257void __i2c_force_reset_slave(void)
258{
259}
260void i2c_force_reset_slave(void)
261 __attribute__((weak, alias("__i2c_force_reset_slave")));
262
263/*
Troy Kisky90a5b702012-07-19 08:18:13 +0000264 * Stop I2C transaction
Marek Vasutdb841402011-09-22 09:22:12 +0000265 */
Peng Fan71204e92015-05-15 07:29:12 +0800266static void i2c_imx_stop(struct mxc_i2c_bus *i2c_bus)
Sascha Hauercdace062008-03-26 20:40:49 +0100267{
Troy Kisky7aa57a02012-07-19 08:18:09 +0000268 int ret;
Peng Fan71204e92015-05-15 07:29:12 +0800269 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
270 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
271 ulong base = i2c_bus->base;
272 unsigned int temp = readb(base + (I2CR << reg_shift));
Sascha Hauercdace062008-03-26 20:40:49 +0100273
Troy Kisky1c076db2012-07-19 08:18:02 +0000274 temp &= ~(I2CR_MSTA | I2CR_MTX);
Peng Fan71204e92015-05-15 07:29:12 +0800275 writeb(temp, base + (I2CR << reg_shift));
276 ret = wait_for_sr_state(i2c_bus, ST_BUS_IDLE);
Troy Kisky7aa57a02012-07-19 08:18:09 +0000277 if (ret < 0)
278 printf("%s:trigger stop failed\n", __func__);
Sascha Hauercdace062008-03-26 20:40:49 +0100279}
280
Marek Vasutdb841402011-09-22 09:22:12 +0000281/*
Troy Kiskyb230ddc2012-07-19 08:18:06 +0000282 * Send start signal, chip address and
283 * write register address
Marek Vasutdb841402011-09-22 09:22:12 +0000284 */
Peng Fan71204e92015-05-15 07:29:12 +0800285static int i2c_init_transfer_(struct mxc_i2c_bus *i2c_bus, u8 chip,
286 u32 addr, int alen)
Sascha Hauercdace062008-03-26 20:40:49 +0100287{
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000288 unsigned int temp;
289 int ret;
Peng Fan71204e92015-05-15 07:29:12 +0800290 bool quirk = i2c_bus->driver_data & I2C_QUIRK_FLAG ? true : false;
291 ulong base = i2c_bus->base;
292 int reg_shift = quirk ? VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
293
294 /* Reset i2c slave */
295 i2c_force_reset_slave();
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000296
297 /* Enable I2C controller */
Peng Fan71204e92015-05-15 07:29:12 +0800298 if (quirk)
299 ret = readb(base + (I2CR << reg_shift)) & I2CR_IDIS;
300 else
301 ret = !(readb(base + (I2CR << reg_shift)) & I2CR_IEN);
302
303 if (ret) {
304 writeb(I2CR_IEN, base + (I2CR << reg_shift));
Troy Kisky90a5b702012-07-19 08:18:13 +0000305 /* Wait for controller to be stable */
306 udelay(50);
307 }
Peng Fan71204e92015-05-15 07:29:12 +0800308
309 if (readb(base + (IADR << reg_shift)) == (chip << 1))
310 writeb((chip << 1) ^ 2, base + (IADR << reg_shift));
311 writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift));
312 ret = wait_for_sr_state(i2c_bus, ST_BUS_IDLE);
Troy Kisky90a5b702012-07-19 08:18:13 +0000313 if (ret < 0)
Troy Kiskya7f1a002012-07-19 08:18:16 +0000314 return ret;
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000315
316 /* Start I2C transaction */
Peng Fan71204e92015-05-15 07:29:12 +0800317 temp = readb(base + (I2CR << reg_shift));
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000318 temp |= I2CR_MSTA;
Peng Fan71204e92015-05-15 07:29:12 +0800319 writeb(temp, base + (I2CR << reg_shift));
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000320
Peng Fan71204e92015-05-15 07:29:12 +0800321 ret = wait_for_sr_state(i2c_bus, ST_BUS_BUSY);
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000322 if (ret < 0)
Troy Kiskya7f1a002012-07-19 08:18:16 +0000323 return ret;
Troy Kiskyb230ddc2012-07-19 08:18:06 +0000324
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000325 temp |= I2CR_MTX | I2CR_TX_NO_AK;
Peng Fan71204e92015-05-15 07:29:12 +0800326 writeb(temp, base + (I2CR << reg_shift));
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000327
Nandor Han2feec4e2017-11-08 15:35:09 +0000328 if (alen >= 0) {
329 /* write slave address */
330 ret = tx_byte(i2c_bus, chip << 1);
Troy Kiskycea60b02012-07-19 08:18:04 +0000331 if (ret < 0)
Troy Kiskya7f1a002012-07-19 08:18:16 +0000332 return ret;
Nandor Han2feec4e2017-11-08 15:35:09 +0000333
334 while (alen--) {
335 ret = tx_byte(i2c_bus, (addr >> (alen * 8)) & 0xff);
336 if (ret < 0)
337 return ret;
338 }
Stefano Babic81687212011-01-20 07:51:31 +0000339 }
Nandor Han2feec4e2017-11-08 15:35:09 +0000340
Troy Kiskyb230ddc2012-07-19 08:18:06 +0000341 return 0;
Troy Kiskya7f1a002012-07-19 08:18:16 +0000342}
343
Peng Fan71204e92015-05-15 07:29:12 +0800344#ifndef CONFIG_DM_I2C
345int i2c_idle_bus(struct mxc_i2c_bus *i2c_bus)
346{
347 if (i2c_bus && i2c_bus->idle_bus_fn)
348 return i2c_bus->idle_bus_fn(i2c_bus->idle_bus_data);
349 return 0;
350}
351#else
352/*
Peng Fane1bed802016-03-11 16:47:50 +0800353 * See Linux Documentation/devicetree/bindings/i2c/i2c-imx.txt
354 * "
355 * scl-gpios: specify the gpio related to SCL pin
356 * sda-gpios: specify the gpio related to SDA pin
357 * add pinctrl to configure i2c pins to gpio function for i2c
358 * bus recovery, call it "gpio" state
359 * "
360 *
361 * The i2c_idle_bus is an implementation following Linux Kernel.
Peng Fan71204e92015-05-15 07:29:12 +0800362 */
Peng Fan71204e92015-05-15 07:29:12 +0800363int i2c_idle_bus(struct mxc_i2c_bus *i2c_bus)
Peng Fane1bed802016-03-11 16:47:50 +0800364{
365 struct udevice *bus = i2c_bus->bus;
Lukasz Majewskia40fe212019-04-04 12:35:34 +0200366 struct dm_i2c_bus *i2c = dev_get_uclass_priv(bus);
Peng Fane1bed802016-03-11 16:47:50 +0800367 struct gpio_desc *scl_gpio = &i2c_bus->scl_gpio;
368 struct gpio_desc *sda_gpio = &i2c_bus->sda_gpio;
Lukasz Majewskia40fe212019-04-04 12:35:34 +0200369 int sda, scl, idle_sclks;
Peng Fane1bed802016-03-11 16:47:50 +0800370 int i, ret = 0;
371 ulong elapsed, start_time;
372
373 if (pinctrl_select_state(bus, "gpio")) {
374 dev_dbg(bus, "Can not to switch to use gpio pinmux\n");
375 /*
376 * GPIO pinctrl for i2c force idle is not a must,
377 * but it is strongly recommended to be used.
378 * Because it can help you to recover from bad
379 * i2c bus state. Do not return failure, because
380 * it is not a must.
381 */
382 return 0;
383 }
384
385 dm_gpio_set_dir_flags(scl_gpio, GPIOD_IS_IN);
386 dm_gpio_set_dir_flags(sda_gpio, GPIOD_IS_IN);
387 scl = dm_gpio_get_value(scl_gpio);
388 sda = dm_gpio_get_value(sda_gpio);
389
390 if ((sda & scl) == 1)
391 goto exit; /* Bus is idle already */
392
Lukasz Majewskia40fe212019-04-04 12:35:34 +0200393 /*
394 * In most cases it is just enough to generate 8 + 1 SCLK
395 * clocks to recover I2C slave device from 'stuck' state
396 * (when for example SW reset was performed, in the middle of
397 * I2C transmission).
398 *
399 * However, there are devices which send data in packets of
400 * N bytes (N > 1). In such case we do need N * 8 + 1 SCLK
401 * clocks.
402 */
403 idle_sclks = 8 + 1;
404
405 if (i2c->max_transaction_bytes > 0)
406 idle_sclks = i2c->max_transaction_bytes * 8 + 1;
Peng Fane1bed802016-03-11 16:47:50 +0800407 /* Send high and low on the SCL line */
Lukasz Majewskia40fe212019-04-04 12:35:34 +0200408 for (i = 0; i < idle_sclks; i++) {
Peng Fane1bed802016-03-11 16:47:50 +0800409 dm_gpio_set_dir_flags(scl_gpio, GPIOD_IS_OUT);
410 dm_gpio_set_value(scl_gpio, 0);
411 udelay(50);
412 dm_gpio_set_dir_flags(scl_gpio, GPIOD_IS_IN);
413 udelay(50);
414 }
415 start_time = get_timer(0);
416 for (;;) {
417 dm_gpio_set_dir_flags(scl_gpio, GPIOD_IS_IN);
418 dm_gpio_set_dir_flags(sda_gpio, GPIOD_IS_IN);
419 scl = dm_gpio_get_value(scl_gpio);
420 sda = dm_gpio_get_value(sda_gpio);
421 if ((sda & scl) == 1)
422 break;
423 WATCHDOG_RESET();
424 elapsed = get_timer(start_time);
425 if (elapsed > (CONFIG_SYS_HZ / 5)) { /* .2 seconds */
426 ret = -EBUSY;
427 printf("%s: failed to clear bus, sda=%d scl=%d\n", __func__, sda, scl);
428 break;
429 }
430 }
431
432exit:
433 pinctrl_select_state(bus, "default");
434 return ret;
435}
Peng Fan71204e92015-05-15 07:29:12 +0800436#endif
437
438static int i2c_init_transfer(struct mxc_i2c_bus *i2c_bus, u8 chip,
439 u32 addr, int alen)
Troy Kiskya7f1a002012-07-19 08:18:16 +0000440{
441 int retry;
442 int ret;
Peng Fan71204e92015-05-15 07:29:12 +0800443 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
444 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
Heiko Schochere6c8b712015-05-18 10:58:12 +0200445
446 if (!i2c_bus->base)
Simon Glass7c843192017-09-17 16:54:53 -0600447 return -EINVAL;
Heiko Schochere6c8b712015-05-18 10:58:12 +0200448
Troy Kiskya7f1a002012-07-19 08:18:16 +0000449 for (retry = 0; retry < 3; retry++) {
Peng Fan71204e92015-05-15 07:29:12 +0800450 ret = i2c_init_transfer_(i2c_bus, chip, addr, alen);
Troy Kiskya7f1a002012-07-19 08:18:16 +0000451 if (ret >= 0)
452 return 0;
Peng Fan71204e92015-05-15 07:29:12 +0800453 i2c_imx_stop(i2c_bus);
Simon Glass7c843192017-09-17 16:54:53 -0600454 if (ret == -EREMOTEIO)
Troy Kiskya7f1a002012-07-19 08:18:16 +0000455 return ret;
456
457 printf("%s: failed for chip 0x%x retry=%d\n", __func__, chip,
458 retry);
459 if (ret != -ERESTART)
Alison Wang30ea41a2013-06-17 15:30:39 +0800460 /* Disable controller */
Peng Fan71204e92015-05-15 07:29:12 +0800461 writeb(I2CR_IDIS, i2c_bus->base + (I2CR << reg_shift));
Troy Kiskya7f1a002012-07-19 08:18:16 +0000462 udelay(100);
Peng Fan71204e92015-05-15 07:29:12 +0800463 if (i2c_idle_bus(i2c_bus) < 0)
Troy Kisky96c19bd2012-07-19 08:18:19 +0000464 break;
Troy Kiskya7f1a002012-07-19 08:18:16 +0000465 }
Peng Fan71204e92015-05-15 07:29:12 +0800466 printf("%s: give up i2c_regs=0x%lx\n", __func__, i2c_bus->base);
Marek Vasutdb841402011-09-22 09:22:12 +0000467 return ret;
Sascha Hauercdace062008-03-26 20:40:49 +0100468}
469
Peng Fan71204e92015-05-15 07:29:12 +0800470
471static int i2c_write_data(struct mxc_i2c_bus *i2c_bus, u8 chip, const u8 *buf,
472 int len)
473{
474 int i, ret = 0;
475
476 debug("i2c_write_data: chip=0x%x, len=0x%x\n", chip, len);
477 debug("write_data: ");
478 /* use rc for counter */
479 for (i = 0; i < len; ++i)
480 debug(" 0x%02x", buf[i]);
481 debug("\n");
482
483 for (i = 0; i < len; i++) {
484 ret = tx_byte(i2c_bus, buf[i]);
485 if (ret < 0) {
486 debug("i2c_write_data(): rc=%d\n", ret);
487 break;
488 }
489 }
490
491 return ret;
492}
493
Trent Piephoc8549332019-04-30 16:08:19 +0000494/* Will generate a STOP after the last byte if "last" is true, i.e. this is the
495 * final message of a transaction. If not, it switches the bus back to TX mode
496 * and does not send a STOP, leaving the bus in a state where a repeated start
497 * and address can be sent for another message.
498 */
Peng Fan71204e92015-05-15 07:29:12 +0800499static int i2c_read_data(struct mxc_i2c_bus *i2c_bus, uchar chip, uchar *buf,
Trent Piephoc8549332019-04-30 16:08:19 +0000500 int len, bool last)
Marek Vasutdb841402011-09-22 09:22:12 +0000501{
Marek Vasutdb841402011-09-22 09:22:12 +0000502 int ret;
503 unsigned int temp;
504 int i;
Peng Fan71204e92015-05-15 07:29:12 +0800505 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
506 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
507 ulong base = i2c_bus->base;
Marek Vasutdb841402011-09-22 09:22:12 +0000508
Peng Fan71204e92015-05-15 07:29:12 +0800509 debug("i2c_read_data: chip=0x%x, len=0x%x\n", chip, len);
Marek Vasutdb841402011-09-22 09:22:12 +0000510
511 /* setup bus to read data */
Peng Fan71204e92015-05-15 07:29:12 +0800512 temp = readb(base + (I2CR << reg_shift));
Marek Vasutdb841402011-09-22 09:22:12 +0000513 temp &= ~(I2CR_MTX | I2CR_TX_NO_AK);
514 if (len == 1)
515 temp |= I2CR_TX_NO_AK;
Peng Fan71204e92015-05-15 07:29:12 +0800516 writeb(temp, base + (I2CR << reg_shift));
517 writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift));
518 /* dummy read to clear ICF */
519 readb(base + (I2DR << reg_shift));
Marek Vasutdb841402011-09-22 09:22:12 +0000520
521 /* read data */
522 for (i = 0; i < len; i++) {
Peng Fan71204e92015-05-15 07:29:12 +0800523 ret = wait_for_sr_state(i2c_bus, ST_IIF);
Troy Kisky7aa57a02012-07-19 08:18:09 +0000524 if (ret < 0) {
Peng Fan71204e92015-05-15 07:29:12 +0800525 debug("i2c_read_data(): ret=%d\n", ret);
526 i2c_imx_stop(i2c_bus);
Marek Vasutdb841402011-09-22 09:22:12 +0000527 return ret;
Troy Kiskyc4330d22012-07-19 08:18:07 +0000528 }
Marek Vasutdb841402011-09-22 09:22:12 +0000529
Marek Vasutdb841402011-09-22 09:22:12 +0000530 if (i == (len - 1)) {
Trent Piephoc8549332019-04-30 16:08:19 +0000531 /* Final byte has already been received by master! When
532 * we read it from I2DR, the master will start another
533 * cycle. We must program it first to send a STOP or
534 * switch to TX to avoid this.
535 */
536 if (last) {
537 i2c_imx_stop(i2c_bus);
538 } else {
539 /* Final read, no stop, switch back to tx */
540 temp = readb(base + (I2CR << reg_shift));
541 temp |= I2CR_MTX | I2CR_TX_NO_AK;
542 writeb(temp, base + (I2CR << reg_shift));
543 }
Marek Vasutdb841402011-09-22 09:22:12 +0000544 } else if (i == (len - 2)) {
Trent Piephoc8549332019-04-30 16:08:19 +0000545 /* Master has already recevied penultimate byte. When
546 * we read it from I2DR, master will start RX of final
547 * byte. We must set TX_NO_AK now so it does not ACK
548 * that final byte.
549 */
Peng Fan71204e92015-05-15 07:29:12 +0800550 temp = readb(base + (I2CR << reg_shift));
Marek Vasutdb841402011-09-22 09:22:12 +0000551 temp |= I2CR_TX_NO_AK;
Peng Fan71204e92015-05-15 07:29:12 +0800552 writeb(temp, base + (I2CR << reg_shift));
Marek Vasutdb841402011-09-22 09:22:12 +0000553 }
Trent Piephoc8549332019-04-30 16:08:19 +0000554
Peng Fan71204e92015-05-15 07:29:12 +0800555 writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift));
556 buf[i] = readb(base + (I2DR << reg_shift));
Marek Vasutdb841402011-09-22 09:22:12 +0000557 }
Peng Fan71204e92015-05-15 07:29:12 +0800558
559 /* reuse ret for counter*/
560 for (ret = 0; ret < len; ++ret)
561 debug(" 0x%02x", buf[ret]);
562 debug("\n");
563
Trent Piephoc8549332019-04-30 16:08:19 +0000564 /* It is not clear to me that this is necessary */
565 if (last)
566 i2c_imx_stop(i2c_bus);
Troy Kisky7aa57a02012-07-19 08:18:09 +0000567 return 0;
Marek Vasutdb841402011-09-22 09:22:12 +0000568}
569
Chuanhua Han068cabe2019-07-10 21:00:22 +0800570int __enable_i2c_clk(unsigned char enable, unsigned int i2c_num)
571{
572 return 1;
573}
574
575int enable_i2c_clk(unsigned char enable, unsigned int i2c_num)
576 __attribute__((weak, alias("__enable_i2c_clk")));
577
Peng Fan71204e92015-05-15 07:29:12 +0800578#ifndef CONFIG_DM_I2C
579/*
580 * Read data from I2C device
Trent Piepho6314b3c2019-04-30 16:08:18 +0000581 *
582 * The transactions use the syntax defined in the Linux kernel I2C docs.
583 *
584 * If alen is > 0, then this function will send a transaction of the form:
585 * S Chip Wr [A] Addr [A] S Chip Rd [A] [data] A ... NA P
586 * This is a normal I2C register read: writing the register address, then doing
587 * a repeated start and reading the data.
588 *
589 * If alen == 0, then we get this transaction:
590 * S Chip Wr [A] S Chip Rd [A] [data] A ... NA P
591 * This is somewhat unusual, though valid, transaction. It addresses the chip
592 * in write mode, but doesn't actually write any register address or data, then
593 * does a repeated start and reads data.
594 *
595 * If alen < 0, then we get this transaction:
596 * S Chip Rd [A] [data] A ... NA P
597 * The chip is addressed in read mode and then data is read. No register
598 * address is written first. This is perfectly valid on most devices and
599 * required on some (usually those that don't act like an array of registers).
Peng Fan71204e92015-05-15 07:29:12 +0800600 */
601static int bus_i2c_read(struct mxc_i2c_bus *i2c_bus, u8 chip, u32 addr,
602 int alen, u8 *buf, int len)
603{
604 int ret = 0;
605 u32 temp;
606 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
607 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
608 ulong base = i2c_bus->base;
609
610 ret = i2c_init_transfer(i2c_bus, chip, addr, alen);
611 if (ret < 0)
612 return ret;
613
Nandor Han2feec4e2017-11-08 15:35:09 +0000614 if (alen >= 0) {
615 temp = readb(base + (I2CR << reg_shift));
616 temp |= I2CR_RSTA;
617 writeb(temp, base + (I2CR << reg_shift));
618 }
Peng Fan71204e92015-05-15 07:29:12 +0800619
620 ret = tx_byte(i2c_bus, (chip << 1) | 1);
621 if (ret < 0) {
622 i2c_imx_stop(i2c_bus);
623 return ret;
624 }
625
Trent Piephoc8549332019-04-30 16:08:19 +0000626 ret = i2c_read_data(i2c_bus, chip, buf, len, true);
Peng Fan71204e92015-05-15 07:29:12 +0800627
628 i2c_imx_stop(i2c_bus);
629 return ret;
630}
631
Marek Vasutdb841402011-09-22 09:22:12 +0000632/*
633 * Write data to I2C device
Trent Piepho6314b3c2019-04-30 16:08:18 +0000634 *
635 * If alen > 0, we get this transaction:
636 * S Chip Wr [A] addr [A] data [A] ... [A] P
637 * An ordinary write register command.
638 *
639 * If alen == 0, then we get this:
640 * S Chip Wr [A] data [A] ... [A] P
641 * This is a simple I2C write.
642 *
643 * If alen < 0, then we get this:
644 * S data [A] ... [A] P
645 * This is most likely NOT something that should be used. It doesn't send the
646 * chip address first, so in effect, the first byte of data will be used as the
647 * address.
Marek Vasutdb841402011-09-22 09:22:12 +0000648 */
Peng Fan71204e92015-05-15 07:29:12 +0800649static int bus_i2c_write(struct mxc_i2c_bus *i2c_bus, u8 chip, u32 addr,
650 int alen, const u8 *buf, int len)
Sascha Hauercdace062008-03-26 20:40:49 +0100651{
Peng Fan71204e92015-05-15 07:29:12 +0800652 int ret = 0;
Sascha Hauercdace062008-03-26 20:40:49 +0100653
Peng Fan71204e92015-05-15 07:29:12 +0800654 ret = i2c_init_transfer(i2c_bus, chip, addr, alen);
Troy Kiskycea60b02012-07-19 08:18:04 +0000655 if (ret < 0)
Marek Vasutdb841402011-09-22 09:22:12 +0000656 return ret;
Sascha Hauercdace062008-03-26 20:40:49 +0100657
Peng Fan71204e92015-05-15 07:29:12 +0800658 ret = i2c_write_data(i2c_bus, chip, buf, len);
659
660 i2c_imx_stop(i2c_bus);
661
Marek Vasutdb841402011-09-22 09:22:12 +0000662 return ret;
Sascha Hauercdace062008-03-26 20:40:49 +0100663}
Troy Kiskycfbb88d2012-07-19 08:18:08 +0000664
Heiko Schochere6c8b712015-05-18 10:58:12 +0200665#if !defined(I2C2_BASE_ADDR)
666#define I2C2_BASE_ADDR 0
Heiko Schocher21a26942015-05-18 10:56:24 +0200667#endif
Heiko Schochere6c8b712015-05-18 10:58:12 +0200668
669#if !defined(I2C3_BASE_ADDR)
670#define I2C3_BASE_ADDR 0
671#endif
672
673#if !defined(I2C4_BASE_ADDR)
674#define I2C4_BASE_ADDR 0
675#endif
676
Sriram Dashfa452192018-02-06 11:26:31 +0530677#if !defined(I2C5_BASE_ADDR)
678#define I2C5_BASE_ADDR 0
679#endif
680
681#if !defined(I2C6_BASE_ADDR)
682#define I2C6_BASE_ADDR 0
683#endif
684
685#if !defined(I2C7_BASE_ADDR)
686#define I2C7_BASE_ADDR 0
687#endif
688
689#if !defined(I2C8_BASE_ADDR)
690#define I2C8_BASE_ADDR 0
691#endif
692
Heiko Schochere6c8b712015-05-18 10:58:12 +0200693static struct mxc_i2c_bus mxc_i2c_buses[] = {
York Sun73fb5832017-03-27 11:41:03 -0700694#if defined(CONFIG_ARCH_LS1021A) || defined(CONFIG_VF610) || \
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800695 defined(CONFIG_FSL_LAYERSCAPE)
Peng Fan71204e92015-05-15 07:29:12 +0800696 { 0, I2C1_BASE_ADDR, I2C_QUIRK_FLAG },
697 { 1, I2C2_BASE_ADDR, I2C_QUIRK_FLAG },
698 { 2, I2C3_BASE_ADDR, I2C_QUIRK_FLAG },
699 { 3, I2C4_BASE_ADDR, I2C_QUIRK_FLAG },
Sriram Dashfa452192018-02-06 11:26:31 +0530700 { 4, I2C5_BASE_ADDR, I2C_QUIRK_FLAG },
701 { 5, I2C6_BASE_ADDR, I2C_QUIRK_FLAG },
702 { 6, I2C7_BASE_ADDR, I2C_QUIRK_FLAG },
703 { 7, I2C8_BASE_ADDR, I2C_QUIRK_FLAG },
Troy Kiskye4ff5252012-07-19 08:18:18 +0000704#else
Heiko Schochere6c8b712015-05-18 10:58:12 +0200705 { 0, I2C1_BASE_ADDR, 0 },
706 { 1, I2C2_BASE_ADDR, 0 },
707 { 2, I2C3_BASE_ADDR, 0 },
708 { 3, I2C4_BASE_ADDR, 0 },
Sriram Dashfa452192018-02-06 11:26:31 +0530709 { 4, I2C5_BASE_ADDR, 0 },
710 { 5, I2C6_BASE_ADDR, 0 },
711 { 6, I2C7_BASE_ADDR, 0 },
712 { 7, I2C8_BASE_ADDR, 0 },
Troy Kiskye4ff5252012-07-19 08:18:18 +0000713#endif
tremfac96402013-09-21 18:13:35 +0200714};
715
Peng Fan71204e92015-05-15 07:29:12 +0800716struct mxc_i2c_bus *i2c_get_base(struct i2c_adapter *adap)
tremfac96402013-09-21 18:13:35 +0200717{
Peng Fan71204e92015-05-15 07:29:12 +0800718 return &mxc_i2c_buses[adap->hwadapnr];
Troy Kisky96c19bd2012-07-19 08:18:19 +0000719}
720
tremfac96402013-09-21 18:13:35 +0200721static int mxc_i2c_read(struct i2c_adapter *adap, uint8_t chip,
722 uint addr, int alen, uint8_t *buffer,
723 int len)
Troy Kisky98153262012-07-19 08:18:20 +0000724{
tremfac96402013-09-21 18:13:35 +0200725 return bus_i2c_read(i2c_get_base(adap), chip, addr, alen, buffer, len);
Troy Kisky98153262012-07-19 08:18:20 +0000726}
727
tremfac96402013-09-21 18:13:35 +0200728static int mxc_i2c_write(struct i2c_adapter *adap, uint8_t chip,
729 uint addr, int alen, uint8_t *buffer,
730 int len)
Troy Kisky98153262012-07-19 08:18:20 +0000731{
tremfac96402013-09-21 18:13:35 +0200732 return bus_i2c_write(i2c_get_base(adap), chip, addr, alen, buffer, len);
Troy Kiskye4ff5252012-07-19 08:18:18 +0000733}
734
Troy Kiskycfbb88d2012-07-19 08:18:08 +0000735/*
736 * Test if a chip at a given address responds (probe the chip)
737 */
tremfac96402013-09-21 18:13:35 +0200738static int mxc_i2c_probe(struct i2c_adapter *adap, uint8_t chip)
Troy Kiskycfbb88d2012-07-19 08:18:08 +0000739{
tremfac96402013-09-21 18:13:35 +0200740 return bus_i2c_write(i2c_get_base(adap), chip, 0, 0, NULL, 0);
Troy Kiskye4ff5252012-07-19 08:18:18 +0000741}
742
Peng Fan71204e92015-05-15 07:29:12 +0800743void bus_i2c_init(int index, int speed, int unused,
744 int (*idle_bus_fn)(void *p), void *idle_bus_data)
745{
746 int ret;
747
748 if (index >= ARRAY_SIZE(mxc_i2c_buses)) {
749 debug("Error i2c index\n");
Troy Kiskye4ff5252012-07-19 08:18:18 +0000750 return;
Troy Kiskye4ff5252012-07-19 08:18:18 +0000751 }
Peng Fan71204e92015-05-15 07:29:12 +0800752
Peng Fan7d1ee742020-05-01 22:08:35 +0800753 if (CONFIG_IS_ENABLED(IMX_MODULE_FUSE)) {
754 if (i2c_fused((ulong)mxc_i2c_buses[index].base)) {
755 printf("SoC fuse indicates I2C@0x%lx is unavailable.\n",
756 (ulong)mxc_i2c_buses[index].base);
757 return;
758 }
759 }
760
Gong Qianyuaee3fdd2015-12-18 17:38:01 +0800761 /*
762 * Warning: Be careful to allow the assignment to a static
763 * variable here. This function could be called while U-Boot is
764 * still running in flash memory. So such assignment is equal
765 * to write data to flash without erasing.
766 */
767 if (idle_bus_fn)
768 mxc_i2c_buses[index].idle_bus_fn = idle_bus_fn;
769 if (idle_bus_data)
770 mxc_i2c_buses[index].idle_bus_data = idle_bus_data;
Peng Fan71204e92015-05-15 07:29:12 +0800771
772 ret = enable_i2c_clk(1, index);
773 if (ret < 0) {
774 debug("I2C-%d clk fail to enable.\n", index);
775 return;
776 }
777
778 bus_i2c_set_bus_speed(&mxc_i2c_buses[index], speed);
Troy Kiskye4ff5252012-07-19 08:18:18 +0000779}
780
781/*
Yuan Yao9d10c2d2016-06-08 18:24:51 +0800782 * Early init I2C for prepare read the clk through I2C.
783 */
784void i2c_early_init_f(void)
785{
786 ulong base = mxc_i2c_buses[I2C_EARLY_INIT_INDEX].base;
787 bool quirk = mxc_i2c_buses[I2C_EARLY_INIT_INDEX].driver_data
788 & I2C_QUIRK_FLAG ? true : false;
789 int reg_shift = quirk ? VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
790
791 /* Set I2C divider value */
792 writeb(I2C_IFDR_DIV_CONSERVATIVE, base + (IFDR << reg_shift));
793 /* Reset module */
794 writeb(I2CR_IDIS, base + (I2CR << reg_shift));
795 writeb(0, base + (I2SR << reg_shift));
796 /* Enable I2C */
797 writeb(I2CR_IEN, base + (I2CR << reg_shift));
798}
799
800/*
Troy Kiskye4ff5252012-07-19 08:18:18 +0000801 * Init I2C Bus
802 */
tremfac96402013-09-21 18:13:35 +0200803static void mxc_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr)
Troy Kiskye4ff5252012-07-19 08:18:18 +0000804{
Peng Fan71204e92015-05-15 07:29:12 +0800805 bus_i2c_init(adap->hwadapnr, speed, slaveaddr, NULL, NULL);
Troy Kiskye4ff5252012-07-19 08:18:18 +0000806}
807
808/*
809 * Set I2C Speed
810 */
Peng Fan71204e92015-05-15 07:29:12 +0800811static u32 mxc_i2c_set_bus_speed(struct i2c_adapter *adap, uint speed)
Troy Kiskye4ff5252012-07-19 08:18:18 +0000812{
tremfac96402013-09-21 18:13:35 +0200813 return bus_i2c_set_bus_speed(i2c_get_base(adap), speed);
Troy Kiskye4ff5252012-07-19 08:18:18 +0000814}
815
816/*
tremfac96402013-09-21 18:13:35 +0200817 * Register mxc i2c adapters
Troy Kiskye4ff5252012-07-19 08:18:18 +0000818 */
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +0200819#ifdef CONFIG_SYS_I2C_MXC_I2C1
tremfac96402013-09-21 18:13:35 +0200820U_BOOT_I2C_ADAP_COMPLETE(mxc0, mxc_i2c_init, mxc_i2c_probe,
821 mxc_i2c_read, mxc_i2c_write,
822 mxc_i2c_set_bus_speed,
823 CONFIG_SYS_MXC_I2C1_SPEED,
824 CONFIG_SYS_MXC_I2C1_SLAVE, 0)
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +0200825#endif
826
827#ifdef CONFIG_SYS_I2C_MXC_I2C2
tremfac96402013-09-21 18:13:35 +0200828U_BOOT_I2C_ADAP_COMPLETE(mxc1, mxc_i2c_init, mxc_i2c_probe,
829 mxc_i2c_read, mxc_i2c_write,
830 mxc_i2c_set_bus_speed,
831 CONFIG_SYS_MXC_I2C2_SPEED,
832 CONFIG_SYS_MXC_I2C2_SLAVE, 1)
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +0200833#endif
834
York Sunf8cb1012015-03-20 10:20:40 -0700835#ifdef CONFIG_SYS_I2C_MXC_I2C3
tremfac96402013-09-21 18:13:35 +0200836U_BOOT_I2C_ADAP_COMPLETE(mxc2, mxc_i2c_init, mxc_i2c_probe,
837 mxc_i2c_read, mxc_i2c_write,
838 mxc_i2c_set_bus_speed,
839 CONFIG_SYS_MXC_I2C3_SPEED,
840 CONFIG_SYS_MXC_I2C3_SLAVE, 2)
841#endif
Peng Fan71204e92015-05-15 07:29:12 +0800842
York Sunf8cb1012015-03-20 10:20:40 -0700843#ifdef CONFIG_SYS_I2C_MXC_I2C4
844U_BOOT_I2C_ADAP_COMPLETE(mxc3, mxc_i2c_init, mxc_i2c_probe,
845 mxc_i2c_read, mxc_i2c_write,
846 mxc_i2c_set_bus_speed,
847 CONFIG_SYS_MXC_I2C4_SPEED,
848 CONFIG_SYS_MXC_I2C4_SLAVE, 3)
849#endif
Peng Fan71204e92015-05-15 07:29:12 +0800850
Sriram Dashfa452192018-02-06 11:26:31 +0530851#ifdef CONFIG_SYS_I2C_MXC_I2C5
852U_BOOT_I2C_ADAP_COMPLETE(mxc4, mxc_i2c_init, mxc_i2c_probe,
853 mxc_i2c_read, mxc_i2c_write,
854 mxc_i2c_set_bus_speed,
855 CONFIG_SYS_MXC_I2C5_SPEED,
856 CONFIG_SYS_MXC_I2C5_SLAVE, 4)
857#endif
858
859#ifdef CONFIG_SYS_I2C_MXC_I2C6
860U_BOOT_I2C_ADAP_COMPLETE(mxc5, mxc_i2c_init, mxc_i2c_probe,
861 mxc_i2c_read, mxc_i2c_write,
862 mxc_i2c_set_bus_speed,
863 CONFIG_SYS_MXC_I2C6_SPEED,
864 CONFIG_SYS_MXC_I2C6_SLAVE, 5)
865#endif
866
867#ifdef CONFIG_SYS_I2C_MXC_I2C7
868U_BOOT_I2C_ADAP_COMPLETE(mxc6, mxc_i2c_init, mxc_i2c_probe,
869 mxc_i2c_read, mxc_i2c_write,
870 mxc_i2c_set_bus_speed,
871 CONFIG_SYS_MXC_I2C7_SPEED,
872 CONFIG_SYS_MXC_I2C7_SLAVE, 6)
873#endif
874
875#ifdef CONFIG_SYS_I2C_MXC_I2C8
876U_BOOT_I2C_ADAP_COMPLETE(mxc7, mxc_i2c_init, mxc_i2c_probe,
877 mxc_i2c_read, mxc_i2c_write,
878 mxc_i2c_set_bus_speed,
879 CONFIG_SYS_MXC_I2C8_SPEED,
880 CONFIG_SYS_MXC_I2C8_SLAVE, 7)
881#endif
882
Peng Fan71204e92015-05-15 07:29:12 +0800883#else
884
885static int mxc_i2c_set_bus_speed(struct udevice *bus, unsigned int speed)
886{
887 struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus);
888
889 return bus_i2c_set_bus_speed(i2c_bus, speed);
890}
891
892static int mxc_i2c_probe(struct udevice *bus)
893{
894 struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus);
Peng Fane1bed802016-03-11 16:47:50 +0800895 const void *fdt = gd->fdt_blob;
Simon Glasse160f7d2017-01-17 16:52:55 -0700896 int node = dev_of_offset(bus);
Peng Fan71204e92015-05-15 07:29:12 +0800897 fdt_addr_t addr;
Peng Fane1bed802016-03-11 16:47:50 +0800898 int ret, ret2;
Peng Fan71204e92015-05-15 07:29:12 +0800899
900 i2c_bus->driver_data = dev_get_driver_data(bus);
901
Simon Glassa821c4a2017-05-17 17:18:05 -0600902 addr = devfdt_get_addr(bus);
Peng Fan71204e92015-05-15 07:29:12 +0800903 if (addr == FDT_ADDR_T_NONE)
Simon Glass7c843192017-09-17 16:54:53 -0600904 return -EINVAL;
Peng Fan71204e92015-05-15 07:29:12 +0800905
Peng Fan7d1ee742020-05-01 22:08:35 +0800906 if (CONFIG_IS_ENABLED(IMX_MODULE_FUSE)) {
907 if (i2c_fused((ulong)addr)) {
908 printf("SoC fuse indicates I2C@0x%lx is unavailable.\n",
909 (ulong)addr);
910 return -ENODEV;
911 }
912 }
913
Peng Fan71204e92015-05-15 07:29:12 +0800914 i2c_bus->base = addr;
915 i2c_bus->index = bus->seq;
Peng Fane1bed802016-03-11 16:47:50 +0800916 i2c_bus->bus = bus;
Peng Fan71204e92015-05-15 07:29:12 +0800917
918 /* Enable clk */
Peng Fan6dba0862019-08-08 01:43:30 +0000919#if CONFIG_IS_ENABLED(CLK)
920 ret = clk_get_by_index(bus, 0, &i2c_bus->per_clk);
921 if (ret) {
922 printf("Failed to get i2c clk\n");
923 return ret;
924 }
925 ret = clk_enable(&i2c_bus->per_clk);
926 if (ret) {
927 printf("Failed to enable i2c clk\n");
928 return ret;
929 }
930#else
Peng Fan71204e92015-05-15 07:29:12 +0800931 ret = enable_i2c_clk(1, bus->seq);
932 if (ret < 0)
933 return ret;
Peng Fan6dba0862019-08-08 01:43:30 +0000934#endif
Peng Fan71204e92015-05-15 07:29:12 +0800935
Peng Fane1bed802016-03-11 16:47:50 +0800936 /*
937 * See Documentation/devicetree/bindings/i2c/i2c-imx.txt
938 * Use gpio to force bus idle when necessary.
939 */
Simon Glassb02e4042016-10-02 17:59:28 -0600940 ret = fdt_stringlist_search(fdt, node, "pinctrl-names", "gpio");
Peng Fane1bed802016-03-11 16:47:50 +0800941 if (ret < 0) {
Jagan Teki2da24fe2016-12-06 00:00:59 +0100942 debug("i2c bus %d at 0x%2lx, no gpio pinctrl state.\n", bus->seq, i2c_bus->base);
Peng Fane1bed802016-03-11 16:47:50 +0800943 } else {
Simon Glass150c5af2017-05-30 21:47:09 -0600944 ret = gpio_request_by_name_nodev(offset_to_ofnode(node),
945 "scl-gpios", 0, &i2c_bus->scl_gpio,
946 GPIOD_IS_OUT);
947 ret2 = gpio_request_by_name_nodev(offset_to_ofnode(node),
948 "sda-gpios", 0, &i2c_bus->sda_gpio,
949 GPIOD_IS_OUT);
Peng Fanfb012872017-12-29 15:06:08 +0800950 if (!dm_gpio_is_valid(&i2c_bus->sda_gpio) ||
951 !dm_gpio_is_valid(&i2c_bus->scl_gpio) ||
952 ret || ret2) {
Peng Fane1bed802016-03-11 16:47:50 +0800953 dev_err(dev, "i2c bus %d at %lu, fail to request scl/sda gpio\n", bus->seq, i2c_bus->base);
Simon Glass7c843192017-09-17 16:54:53 -0600954 return -EINVAL;
Peng Fane1bed802016-03-11 16:47:50 +0800955 }
956 }
957
Peng Fan71204e92015-05-15 07:29:12 +0800958 /*
959 * Pinmux settings are in board file now, until pinmux is supported,
960 * we can set pinmux here in probe function.
961 */
962
963 debug("i2c : controller bus %d at %lu , speed %d: ",
964 bus->seq, i2c_bus->base,
965 i2c_bus->speed);
966
967 return 0;
968}
969
Trent Piepho6314b3c2019-04-30 16:08:18 +0000970/* Sends: S Addr Wr [A|NA] P */
Peng Fan71204e92015-05-15 07:29:12 +0800971static int mxc_i2c_probe_chip(struct udevice *bus, u32 chip_addr,
972 u32 chip_flags)
973{
974 int ret;
975 struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus);
976
977 ret = i2c_init_transfer(i2c_bus, chip_addr, 0, 0);
978 if (ret < 0) {
979 debug("%s failed, ret = %d\n", __func__, ret);
980 return ret;
981 }
982
983 i2c_imx_stop(i2c_bus);
984
985 return 0;
986}
987
988static int mxc_i2c_xfer(struct udevice *bus, struct i2c_msg *msg, int nmsgs)
989{
990 struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus);
991 int ret = 0;
992 ulong base = i2c_bus->base;
993 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
994 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
Trent Piephoc8549332019-04-30 16:08:19 +0000995 int read_mode;
Peng Fan71204e92015-05-15 07:29:12 +0800996
Trent Piephoc8549332019-04-30 16:08:19 +0000997 /* Here address len is set to -1 to not send any address at first.
998 * Otherwise i2c_init_transfer will send the chip address with write
999 * mode set. This is wrong if the 1st message is read.
Peng Fan71204e92015-05-15 07:29:12 +08001000 */
Trent Piephoc8549332019-04-30 16:08:19 +00001001 ret = i2c_init_transfer(i2c_bus, msg->addr, 0, -1);
Peng Fan71204e92015-05-15 07:29:12 +08001002 if (ret < 0) {
1003 debug("i2c_init_transfer error: %d\n", ret);
1004 return ret;
1005 }
1006
Trent Piephoc8549332019-04-30 16:08:19 +00001007 read_mode = -1; /* So it's always different on the first message */
Peng Fan71204e92015-05-15 07:29:12 +08001008 for (; nmsgs > 0; nmsgs--, msg++) {
Trent Piephoc8549332019-04-30 16:08:19 +00001009 const int msg_is_read = !!(msg->flags & I2C_M_RD);
1010
1011 debug("i2c_xfer: chip=0x%x, len=0x%x, dir=%c\n", msg->addr,
1012 msg->len, msg_is_read ? 'R' : 'W');
1013
1014 if (msg_is_read != read_mode) {
1015 /* Send repeated start if not 1st message */
1016 if (read_mode != -1) {
1017 debug("i2c_xfer: [RSTART]\n");
Peng Fan71204e92015-05-15 07:29:12 +08001018 ret = readb(base + (I2CR << reg_shift));
1019 ret |= I2CR_RSTA;
1020 writeb(ret, base + (I2CR << reg_shift));
Peng Fan71204e92015-05-15 07:29:12 +08001021 }
Trent Piephoc8549332019-04-30 16:08:19 +00001022 debug("i2c_xfer: [ADDR %02x | %c]\n", msg->addr,
1023 msg_is_read ? 'R' : 'W');
1024 ret = tx_byte(i2c_bus, (msg->addr << 1) | msg_is_read);
1025 if (ret < 0) {
1026 debug("i2c_xfer: [STOP]\n");
1027 i2c_imx_stop(i2c_bus);
1028 break;
1029 }
1030 read_mode = msg_is_read;
Peng Fan71204e92015-05-15 07:29:12 +08001031 }
Trent Piephoc8549332019-04-30 16:08:19 +00001032
1033 if (msg->flags & I2C_M_RD)
1034 ret = i2c_read_data(i2c_bus, msg->addr, msg->buf,
1035 msg->len, nmsgs == 1 ||
1036 (msg->flags & I2C_M_STOP));
1037 else
1038 ret = i2c_write_data(i2c_bus, msg->addr, msg->buf,
1039 msg->len);
1040
1041 if (ret < 0)
1042 break;
Peng Fan71204e92015-05-15 07:29:12 +08001043 }
1044
1045 if (ret)
1046 debug("i2c_write: error sending\n");
1047
1048 i2c_imx_stop(i2c_bus);
1049
1050 return ret;
1051}
1052
1053static const struct dm_i2c_ops mxc_i2c_ops = {
1054 .xfer = mxc_i2c_xfer,
1055 .probe_chip = mxc_i2c_probe_chip,
1056 .set_bus_speed = mxc_i2c_set_bus_speed,
1057};
1058
1059static const struct udevice_id mxc_i2c_ids[] = {
1060 { .compatible = "fsl,imx21-i2c", },
1061 { .compatible = "fsl,vf610-i2c", .data = I2C_QUIRK_FLAG, },
1062 {}
1063};
1064
1065U_BOOT_DRIVER(i2c_mxc) = {
1066 .name = "i2c_mxc",
1067 .id = UCLASS_I2C,
1068 .of_match = mxc_i2c_ids,
1069 .probe = mxc_i2c_probe,
1070 .priv_auto_alloc_size = sizeof(struct mxc_i2c_bus),
1071 .ops = &mxc_i2c_ops,
Biwen Lic6910322019-12-31 15:33:39 +08001072 .flags = DM_FLAG_PRE_RELOC,
Peng Fan71204e92015-05-15 07:29:12 +08001073};
1074#endif