wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 1 | /* |
Wolfgang Denk | 23c5d25 | 2014-10-24 15:31:26 +0200 | [diff] [blame] | 2 | * (C) Copyright 2000-2014 |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * board/config.h - configuration options, board specific |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
| 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | * (easy to change) |
| 18 | */ |
| 19 | |
| 20 | #define CONFIG_MPC866 1 /* This is a MPC866 CPU */ |
| 21 | #define CONFIG_TQM866M 1 /* ...on a TQM8xxM module */ |
Wolfgang Denk | 23c5d25 | 2014-10-24 15:31:26 +0200 | [diff] [blame] | 22 | #define CONFIG_DISPLAY_BOARDINFO |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 23 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 24 | #define CONFIG_SYS_TEXT_BASE 0x40000000 |
| 25 | |
wdenk | 66ca92a | 2004-09-28 17:59:53 +0000 | [diff] [blame] | 26 | #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 27 | #define CONFIG_SYS_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */ |
| 28 | #define CONFIG_SYS_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */ |
wdenk | 66ca92a | 2004-09-28 17:59:53 +0000 | [diff] [blame] | 29 | #define CONFIG_8xx_CPUCLK_DEFAULT 50000000 /* 50 MHz - CPU default clock */ |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 30 | /* (it will be used if there is no */ |
| 31 | /* 'cpuclk' variable with valid value) */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 32 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 33 | #undef CONFIG_SYS_MEASURE_CPUCLK /* Measure real cpu clock */ |
wdenk | 75d1ea7 | 2004-01-31 20:06:54 +0000 | [diff] [blame] | 34 | /* (function measure_gclk() */ |
| 35 | /* will be called) */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 36 | #ifdef CONFIG_SYS_MEASURE_CPUCLK |
| 37 | #define CONFIG_SYS_8XX_XIN 10000000 /* measure_gclk() needs this */ |
wdenk | 75d1ea7 | 2004-01-31 20:06:54 +0000 | [diff] [blame] | 38 | #endif |
| 39 | |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 40 | #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ |
Wolfgang Denk | 3cb7a48 | 2009-07-28 22:13:52 +0200 | [diff] [blame] | 41 | #define CONFIG_SYS_SMC_RXBUFLEN 128 |
| 42 | #define CONFIG_SYS_MAXIDLE 10 |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 43 | #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */ |
| 44 | |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 45 | #define CONFIG_BOOTCOUNT_LIMIT |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 46 | |
| 47 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 48 | |
| 49 | #define CONFIG_BOARD_TYPES 1 /* support board types */ |
| 50 | |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 51 | #define CONFIG_PREBOOT "echo;" \ |
Wolfgang Denk | 32bf3d1 | 2008-03-03 12:16:44 +0100 | [diff] [blame] | 52 | "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 53 | "echo" |
| 54 | |
| 55 | #undef CONFIG_BOOTARGS |
| 56 | |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 57 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 58 | "netdev=eth0\0" \ |
| 59 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 60 | "nfsroot=${serverip}:${rootpath}\0" \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 61 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 62 | "addip=setenv bootargs ${bootargs} " \ |
| 63 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 64 | ":${hostname}:${netdev}:off panic=1\0" \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 65 | "flash_nfs=run nfsargs addip;" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 66 | "bootm ${kernel_addr}\0" \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 67 | "flash_self=run ramargs addip;" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 68 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 69 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 70 | "rootpath=/opt/eldk/ppc_8xx\0" \ |
Wolfgang Denk | 29f8f58 | 2008-08-09 23:17:32 +0200 | [diff] [blame] | 71 | "hostname=TQM866M\0" \ |
| 72 | "bootfile=TQM866M/uImage\0" \ |
Martin Krause | 9ef57bb | 2007-09-26 17:55:55 +0200 | [diff] [blame] | 73 | "fdt_addr=400C0000\0" \ |
| 74 | "kernel_addr=40100000\0" \ |
Wolfgang Denk | eb6da80 | 2007-09-16 02:39:35 +0200 | [diff] [blame] | 75 | "ramdisk_addr=40280000\0" \ |
Wolfgang Denk | 29f8f58 | 2008-08-09 23:17:32 +0200 | [diff] [blame] | 76 | "u-boot=TQM866M/u-image.bin\0" \ |
Martin Krause | 9ef57bb | 2007-09-26 17:55:55 +0200 | [diff] [blame] | 77 | "load=tftp 200000 ${u-boot}\0" \ |
Wolfgang Denk | 29f8f58 | 2008-08-09 23:17:32 +0200 | [diff] [blame] | 78 | "update=prot off 40000000 +${filesize};" \ |
| 79 | "era 40000000 +${filesize};" \ |
Martin Krause | 9ef57bb | 2007-09-26 17:55:55 +0200 | [diff] [blame] | 80 | "cp.b 200000 40000000 ${filesize};" \ |
Wolfgang Denk | 29f8f58 | 2008-08-09 23:17:32 +0200 | [diff] [blame] | 81 | "sete filesize;save\0" \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 82 | "" |
| 83 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 84 | |
| 85 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 86 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 87 | |
| 88 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 89 | |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 90 | #define CONFIG_STATUS_LED 1 /* Status LED enabled */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 91 | |
| 92 | #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */ |
| 93 | |
| 94 | /* enable I2C and select the hardware/software driver */ |
Heiko Schocher | ea818db | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 95 | #define CONFIG_SYS_I2C |
| 96 | #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ |
| 97 | #define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */ |
| 98 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 99 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 100 | /* |
| 101 | * Software (bit-bang) I2C driver configuration |
| 102 | */ |
| 103 | #define PB_SCL 0x00000020 /* PB 26 */ |
| 104 | #define PB_SDA 0x00000010 /* PB 27 */ |
| 105 | |
| 106 | #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL) |
| 107 | #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA) |
| 108 | #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA) |
| 109 | #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0) |
| 110 | #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \ |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 111 | else immr->im_cpm.cp_pbdat &= ~PB_SDA |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 112 | #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \ |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 113 | else immr->im_cpm.cp_pbdat &= ~PB_SCL |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 114 | #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 115 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 116 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C256 */ |
| 117 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */ |
| 118 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 |
| 119 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 120 | |
Jon Loeliger | 37d4bb7 | 2007-07-09 21:38:02 -0500 | [diff] [blame] | 121 | /* |
| 122 | * BOOTP options |
| 123 | */ |
| 124 | #define CONFIG_BOOTP_SUBNETMASK |
| 125 | #define CONFIG_BOOTP_GATEWAY |
| 126 | #define CONFIG_BOOTP_HOSTNAME |
| 127 | #define CONFIG_BOOTP_BOOTPATH |
| 128 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 129 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 130 | #define CONFIG_MAC_PARTITION |
| 131 | #define CONFIG_DOS_PARTITION |
| 132 | |
wdenk | a6cccae | 2004-02-06 21:48:22 +0000 | [diff] [blame] | 133 | #undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */ |
| 134 | |
| 135 | #define CONFIG_TIMESTAMP /* but print image timestmps */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 136 | |
Jon Loeliger | 2694690 | 2007-07-04 22:30:50 -0500 | [diff] [blame] | 137 | /* |
| 138 | * Command line configuration. |
| 139 | */ |
Jon Loeliger | 2694690 | 2007-07-04 22:30:50 -0500 | [diff] [blame] | 140 | #define CONFIG_CMD_ASKENV |
Jon Loeliger | 2694690 | 2007-07-04 22:30:50 -0500 | [diff] [blame] | 141 | #define CONFIG_CMD_EEPROM |
Wolfgang Denk | 9a63b7f | 2009-02-21 21:51:21 +0100 | [diff] [blame] | 142 | #define CONFIG_CMD_EXT2 |
Jon Loeliger | 2694690 | 2007-07-04 22:30:50 -0500 | [diff] [blame] | 143 | #define CONFIG_CMD_IDE |
Wolfgang Denk | 29f8f58 | 2008-08-09 23:17:32 +0200 | [diff] [blame] | 144 | #define CONFIG_CMD_JFFS2 |
Wolfgang Denk | 29f8f58 | 2008-08-09 23:17:32 +0200 | [diff] [blame] | 145 | |
| 146 | #define CONFIG_NETCONSOLE |
Jon Loeliger | 2694690 | 2007-07-04 22:30:50 -0500 | [diff] [blame] | 147 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 148 | /* |
| 149 | * Miscellaneous configurable options |
| 150 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 152 | |
Wolfgang Denk | 2751a95 | 2006-10-28 02:29:14 +0200 | [diff] [blame] | 153 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 154 | |
Jon Loeliger | 2694690 | 2007-07-04 22:30:50 -0500 | [diff] [blame] | 155 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 157 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 159 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 161 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 162 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 163 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 165 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 166 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 167 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 168 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 169 | /* |
| 170 | * Low Level Configuration Settings |
| 171 | * (address mappings, register initial values, etc.) |
| 172 | * You should know what you are doing if you make changes here. |
| 173 | */ |
| 174 | /*----------------------------------------------------------------------- |
| 175 | * Internal Memory Mapped Register |
| 176 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_IMMR 0xFFF00000 |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 178 | |
| 179 | /*----------------------------------------------------------------------- |
| 180 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 181 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 186 | |
| 187 | /*----------------------------------------------------------------------- |
| 188 | * Start addresses for the final memory configuration |
| 189 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 191 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 192 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 193 | #define CONFIG_SYS_FLASH_BASE 0x40000000 |
| 194 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 195 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 196 | #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 197 | |
| 198 | /* |
| 199 | * For booting Linux, the board info and command line data |
| 200 | * have to be in the first 8 MB of memory, since this is |
| 201 | * the maximum mapped by the Linux kernel during initialization. |
| 202 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 204 | |
| 205 | /*----------------------------------------------------------------------- |
| 206 | * FLASH organization |
| 207 | */ |
Martin Krause | e318d9e | 2007-09-27 11:10:08 +0200 | [diff] [blame] | 208 | /* use CFI flash driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 209 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */ |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 210 | #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
| 212 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 213 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 |
| 214 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 215 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 216 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 217 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 218 | #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */ |
| 219 | #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */ |
| 220 | #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 221 | |
| 222 | /* Address and size of Redundant Environment Sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 223 | #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE) |
| 224 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 225 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */ |
Wolfgang Denk | 67c3103 | 2007-09-16 17:10:04 +0200 | [diff] [blame] | 227 | |
Wolfgang Denk | 7c803be | 2008-09-16 18:02:19 +0200 | [diff] [blame] | 228 | #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */ |
| 229 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 230 | /*----------------------------------------------------------------------- |
Wolfgang Denk | 29f8f58 | 2008-08-09 23:17:32 +0200 | [diff] [blame] | 231 | * Dynamic MTD partition support |
| 232 | */ |
Stefan Roese | 68d7d65 | 2009-03-19 13:30:36 +0100 | [diff] [blame] | 233 | #define CONFIG_CMD_MTDPARTS |
Stefan Roese | 942556a | 2009-05-12 14:32:58 +0200 | [diff] [blame] | 234 | #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ |
| 235 | #define CONFIG_FLASH_CFI_MTD |
Wolfgang Denk | 29f8f58 | 2008-08-09 23:17:32 +0200 | [diff] [blame] | 236 | #define MTDIDS_DEFAULT "nor0=TQM8xxM-0" |
| 237 | |
| 238 | #define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \ |
| 239 | "128k(dtb)," \ |
| 240 | "1920k(kernel)," \ |
| 241 | "5632(rootfs)," \ |
Wolfgang Denk | cd82919 | 2008-08-12 16:08:38 +0200 | [diff] [blame] | 242 | "4m(data)" |
Wolfgang Denk | 29f8f58 | 2008-08-09 23:17:32 +0200 | [diff] [blame] | 243 | |
| 244 | /*----------------------------------------------------------------------- |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 245 | * Hardware Information Block |
| 246 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */ |
| 248 | #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */ |
| 249 | #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 250 | |
| 251 | /*----------------------------------------------------------------------- |
| 252 | * Cache Configuration |
| 253 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
Jon Loeliger | 2694690 | 2007-07-04 22:30:50 -0500 | [diff] [blame] | 255 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 256 | #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 257 | #endif |
| 258 | |
| 259 | /*----------------------------------------------------------------------- |
| 260 | * SYPCR - System Protection Control 11-9 |
| 261 | * SYPCR can only be written once after reset! |
| 262 | *----------------------------------------------------------------------- |
| 263 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 264 | */ |
| 265 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 266 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 267 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 268 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 269 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 270 | #endif |
| 271 | |
| 272 | /*----------------------------------------------------------------------- |
| 273 | * SIUMCR - SIU Module Configuration 11-6 |
| 274 | *----------------------------------------------------------------------- |
| 275 | * PCMCIA config., multi-function pin tri-state |
| 276 | */ |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 277 | #ifndef CONFIG_CAN_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 278 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 279 | #else /* we must activate GPL5 in the SIUMCR for CAN */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 280 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 281 | #endif /* CONFIG_CAN_DRIVER */ |
| 282 | |
| 283 | /*----------------------------------------------------------------------- |
| 284 | * TBSCR - Time Base Status and Control 11-26 |
| 285 | *----------------------------------------------------------------------- |
| 286 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 287 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 288 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 289 | |
| 290 | /*----------------------------------------------------------------------- |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 291 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 292 | *----------------------------------------------------------------------- |
| 293 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 294 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 295 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 296 | |
| 297 | /*----------------------------------------------------------------------- |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 298 | * SCCR - System Clock and reset Control Register 15-27 |
| 299 | *----------------------------------------------------------------------- |
| 300 | * Set clock output, timebase and RTC source and divider, |
| 301 | * power management and some other internal clocks |
| 302 | */ |
| 303 | #define SCCR_MASK SCCR_EBDF11 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 304 | #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 305 | SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \ |
| 306 | SCCR_DFALCD00) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 307 | |
| 308 | /*----------------------------------------------------------------------- |
| 309 | * PCMCIA stuff |
| 310 | *----------------------------------------------------------------------- |
| 311 | * |
| 312 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 313 | #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000) |
| 314 | #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 ) |
| 315 | #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000) |
| 316 | #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 ) |
| 317 | #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000) |
| 318 | #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 ) |
| 319 | #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000) |
| 320 | #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 ) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 321 | |
| 322 | /*----------------------------------------------------------------------- |
| 323 | * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter) |
| 324 | *----------------------------------------------------------------------- |
| 325 | */ |
| 326 | |
Pavel Herrmann | 8d1165e11a | 2012-10-09 07:01:56 +0000 | [diff] [blame] | 327 | #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */ |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 328 | #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 329 | |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 330 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
| 331 | #undef CONFIG_IDE_LED /* LED for ide not supported */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 332 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ |
| 333 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 334 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
| 335 | #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 336 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 337 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 338 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 339 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 340 | |
| 341 | /* Offset for data I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 342 | #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 343 | |
| 344 | /* Offset for normal register accesses */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 345 | #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 346 | |
| 347 | /* Offset for alternate registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 348 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 349 | |
| 350 | /*----------------------------------------------------------------------- |
| 351 | * |
| 352 | *----------------------------------------------------------------------- |
| 353 | * |
| 354 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 355 | #define CONFIG_SYS_DER 0 |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 356 | |
| 357 | /* |
| 358 | * Init Memory Controller: |
| 359 | * |
| 360 | * BR0/1 and OR0/1 (FLASH) |
| 361 | */ |
| 362 | |
| 363 | #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */ |
| 364 | #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */ |
| 365 | |
| 366 | /* used to re-map FLASH both when starting from SRAM or FLASH: |
| 367 | * restrict access enough to keep SRAM working (if any) |
| 368 | * but not too much to meddle with FLASH accesses |
| 369 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 370 | #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */ |
| 371 | #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 372 | |
| 373 | /* |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 374 | * FLASH timing: Default value of OR0 after reset |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 375 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 376 | #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \ |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 377 | OR_SCY_15_CLK | OR_TRLX) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 378 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 379 | #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 380 | #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 381 | #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V ) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 382 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 383 | #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP |
| 384 | #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM |
| 385 | #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V ) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 386 | |
| 387 | /* |
| 388 | * BR2/3 and OR2/3 (SDRAM) |
| 389 | * |
| 390 | */ |
| 391 | #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */ |
| 392 | #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */ |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 393 | #define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 394 | |
| 395 | /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 396 | #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00 |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 397 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 398 | #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM ) |
| 399 | #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 400 | |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 401 | #ifndef CONFIG_CAN_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 402 | #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM |
| 403 | #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 404 | #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 405 | #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */ |
| 406 | #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */ |
| 407 | #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI) |
| 408 | #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 409 | BR_PS_8 | BR_MS_UPMB | BR_V ) |
| 410 | #endif /* CONFIG_CAN_DRIVER */ |
| 411 | |
| 412 | /* |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 413 | * 4096 Rows from SDRAM example configuration |
| 414 | * 1000 factor s -> ms |
| 415 | * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration |
| 416 | * 4 Number of refresh cycles per period |
| 417 | * 64 Refresh cycle in ms per number of rows |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 418 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 419 | #define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64)) |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 420 | |
| 421 | /* |
Martin Krause | d43e489 | 2007-09-27 14:54:36 +0200 | [diff] [blame] | 422 | * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad) |
| 423 | * |
| 424 | * CPUclock(MHz) * 31.2 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 425 | * CONFIG_SYS_MAMR_PTA = ----------------------------------- with DFBRG = 0 |
Martin Krause | d43e489 | 2007-09-27 14:54:36 +0200 | [diff] [blame] | 426 | * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16 |
| 427 | * |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 428 | * CPU clock = 15 MHz: CONFIG_SYS_MAMR_PTA = 29 -> 4 * 7.73 us |
| 429 | * CPU clock = 50 MHz: CONFIG_SYS_MAMR_PTA = 97 -> 4 * 7.76 us |
| 430 | * CPU clock = 66 MHz: CONFIG_SYS_MAMR_PTA = 128 -> 4 * 7.75 us |
| 431 | * CPU clock = 133 MHz: CONFIG_SYS_MAMR_PTA = 255 -> 4 * 7.67 us |
Martin Krause | d43e489 | 2007-09-27 14:54:36 +0200 | [diff] [blame] | 432 | * |
| 433 | * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will |
| 434 | * be met also in the default configuration, i.e. if environment variable |
| 435 | * 'cpuclk' is not set. |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 436 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 437 | #define CONFIG_SYS_MAMR_PTA 97 |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 438 | |
| 439 | /* |
Martin Krause | d43e489 | 2007-09-27 14:54:36 +0200 | [diff] [blame] | 440 | * Memory Periodic Timer Prescaler Register (MPTPR) values. |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 441 | */ |
Martin Krause | d43e489 | 2007-09-27 14:54:36 +0200 | [diff] [blame] | 442 | /* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 443 | #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 |
Martin Krause | d43e489 | 2007-09-27 14:54:36 +0200 | [diff] [blame] | 444 | /* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 445 | #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 446 | |
| 447 | /* |
| 448 | * MAMR settings for SDRAM |
| 449 | */ |
| 450 | |
| 451 | /* 8 column SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 452 | #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 453 | MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \ |
| 454 | MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X) |
| 455 | /* 9 column SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 456 | #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 457 | MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \ |
| 458 | MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X) |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 459 | /* 10 column SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 460 | #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
wdenk | c178d3d | 2004-01-24 20:25:54 +0000 | [diff] [blame] | 461 | MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \ |
| 462 | MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X) |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 463 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 464 | #define CONFIG_SCC1_ENET |
| 465 | #define CONFIG_FEC_ENET |
Heiko Schocher | 48690d8 | 2010-07-20 17:45:02 +0200 | [diff] [blame] | 466 | #define CONFIG_ETHPRIME "SCC" |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 467 | |
Heiko Schocher | 7026ead | 2010-02-09 15:50:27 +0100 | [diff] [blame] | 468 | #define CONFIG_HWCONFIG 1 |
| 469 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 470 | #endif /* __CONFIG_H */ |