blob: b3c50aaf3091a1f0454dfb4c311a3b07c95d18a8 [file] [log] [blame]
Sascha Hauercdace062008-03-26 20:40:49 +01001/*
Marek Vasutdb841402011-09-22 09:22:12 +00002 * i2c driver for Freescale i.MX series
Sascha Hauercdace062008-03-26 20:40:49 +01003 *
4 * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
Marek Vasutdb841402011-09-22 09:22:12 +00005 * (c) 2011 Marek Vasut <marek.vasut@gmail.com>
6 *
7 * Based on i2c-imx.c from linux kernel:
8 * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de>
9 * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de>
10 * Copyright (C) 2007 RightHand Technologies, Inc.
11 * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
12 *
Sascha Hauercdace062008-03-26 20:40:49 +010013 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020014 * SPDX-License-Identifier: GPL-2.0+
Sascha Hauercdace062008-03-26 20:40:49 +010015 */
16
17#include <common.h>
Liu Hui-R64343127cec12011-01-03 22:27:39 +000018#include <asm/arch/clock.h>
Stefano Babic86271112011-03-14 15:43:56 +010019#include <asm/arch/imx-regs.h>
Troy Kiskycea60b02012-07-19 08:18:04 +000020#include <asm/errno.h>
Peng Fan71204e92015-05-15 07:29:12 +080021#include <asm/imx-common/mxc_i2c.h>
Troy Kisky24cd7382012-07-19 08:18:03 +000022#include <asm/io.h>
Marek Vasutbf0783d2011-10-26 00:05:44 +000023#include <i2c.h>
Troy Kisky7aa57a02012-07-19 08:18:09 +000024#include <watchdog.h>
Peng Fan71204e92015-05-15 07:29:12 +080025#include <dm.h>
26#include <fdtdec.h>
Sascha Hauercdace062008-03-26 20:40:49 +010027
York Sundec18612014-02-10 14:02:52 -080028DECLARE_GLOBAL_DATA_PTR;
29
Peng Fan71204e92015-05-15 07:29:12 +080030#define I2C_QUIRK_FLAG (1 << 0)
31
32#define IMX_I2C_REGSHIFT 2
33#define VF610_I2C_REGSHIFT 0
34/* Register index */
35#define IADR 0
36#define IFDR 1
37#define I2CR 2
38#define I2SR 3
39#define I2DR 4
Sascha Hauercdace062008-03-26 20:40:49 +010040
Sascha Hauercdace062008-03-26 20:40:49 +010041#define I2CR_IIEN (1 << 6)
42#define I2CR_MSTA (1 << 5)
43#define I2CR_MTX (1 << 4)
44#define I2CR_TX_NO_AK (1 << 3)
45#define I2CR_RSTA (1 << 2)
46
47#define I2SR_ICF (1 << 7)
48#define I2SR_IBB (1 << 5)
Troy Kiskyd5383a62012-07-19 08:18:15 +000049#define I2SR_IAL (1 << 4)
Sascha Hauercdace062008-03-26 20:40:49 +010050#define I2SR_IIF (1 << 1)
51#define I2SR_RX_NO_AK (1 << 0)
52
Alison Wang30ea41a2013-06-17 15:30:39 +080053#ifdef I2C_QUIRK_REG
54#define I2CR_IEN (0 << 7)
55#define I2CR_IDIS (1 << 7)
56#define I2SR_IIF_CLEAR (1 << 1)
57#else
58#define I2CR_IEN (1 << 7)
59#define I2CR_IDIS (0 << 7)
60#define I2SR_IIF_CLEAR (0 << 1)
61#endif
62
Troy Kiskye4ff5252012-07-19 08:18:18 +000063#if defined(CONFIG_HARD_I2C) && !defined(CONFIG_SYS_I2C_BASE)
Troy Kiskyde6f6042012-04-24 17:33:25 +000064#error "define CONFIG_SYS_I2C_BASE to use the mxc_i2c driver"
Sascha Hauercdace062008-03-26 20:40:49 +010065#endif
66
Alison Wang30ea41a2013-06-17 15:30:39 +080067#ifdef I2C_QUIRK_REG
68static u16 i2c_clk_div[60][2] = {
69 { 20, 0x00 }, { 22, 0x01 }, { 24, 0x02 }, { 26, 0x03 },
70 { 28, 0x04 }, { 30, 0x05 }, { 32, 0x09 }, { 34, 0x06 },
71 { 36, 0x0A }, { 40, 0x07 }, { 44, 0x0C }, { 48, 0x0D },
72 { 52, 0x43 }, { 56, 0x0E }, { 60, 0x45 }, { 64, 0x12 },
73 { 68, 0x0F }, { 72, 0x13 }, { 80, 0x14 }, { 88, 0x15 },
74 { 96, 0x19 }, { 104, 0x16 }, { 112, 0x1A }, { 128, 0x17 },
75 { 136, 0x4F }, { 144, 0x1C }, { 160, 0x1D }, { 176, 0x55 },
76 { 192, 0x1E }, { 208, 0x56 }, { 224, 0x22 }, { 228, 0x24 },
77 { 240, 0x1F }, { 256, 0x23 }, { 288, 0x5C }, { 320, 0x25 },
78 { 384, 0x26 }, { 448, 0x2A }, { 480, 0x27 }, { 512, 0x2B },
79 { 576, 0x2C }, { 640, 0x2D }, { 768, 0x31 }, { 896, 0x32 },
80 { 960, 0x2F }, { 1024, 0x33 }, { 1152, 0x34 }, { 1280, 0x35 },
81 { 1536, 0x36 }, { 1792, 0x3A }, { 1920, 0x37 }, { 2048, 0x3B },
82 { 2304, 0x3C }, { 2560, 0x3D }, { 3072, 0x3E }, { 3584, 0x7A },
83 { 3840, 0x3F }, { 4096, 0x7B }, { 5120, 0x7D }, { 6144, 0x7E },
84};
85#else
Marek Vasutdb841402011-09-22 09:22:12 +000086static u16 i2c_clk_div[50][2] = {
87 { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
88 { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
89 { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
90 { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
91 { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
92 { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
93 { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
94 { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
95 { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
96 { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
97 { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
98 { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
99 { 3072, 0x1E }, { 3840, 0x1F }
100};
Alison Wang30ea41a2013-06-17 15:30:39 +0800101#endif
Sascha Hauercdace062008-03-26 20:40:49 +0100102
tremfac96402013-09-21 18:13:35 +0200103#ifndef CONFIG_SYS_MXC_I2C1_SPEED
104#define CONFIG_SYS_MXC_I2C1_SPEED 100000
105#endif
106#ifndef CONFIG_SYS_MXC_I2C2_SPEED
107#define CONFIG_SYS_MXC_I2C2_SPEED 100000
108#endif
109#ifndef CONFIG_SYS_MXC_I2C3_SPEED
110#define CONFIG_SYS_MXC_I2C3_SPEED 100000
111#endif
York Sunf8cb1012015-03-20 10:20:40 -0700112#ifndef CONFIG_SYS_MXC_I2C4_SPEED
113#define CONFIG_SYS_MXC_I2C4_SPEED 100000
114#endif
tremfac96402013-09-21 18:13:35 +0200115
116#ifndef CONFIG_SYS_MXC_I2C1_SLAVE
117#define CONFIG_SYS_MXC_I2C1_SLAVE 0
118#endif
119#ifndef CONFIG_SYS_MXC_I2C2_SLAVE
120#define CONFIG_SYS_MXC_I2C2_SLAVE 0
121#endif
122#ifndef CONFIG_SYS_MXC_I2C3_SLAVE
123#define CONFIG_SYS_MXC_I2C3_SLAVE 0
124#endif
York Sunf8cb1012015-03-20 10:20:40 -0700125#ifndef CONFIG_SYS_MXC_I2C4_SLAVE
126#define CONFIG_SYS_MXC_I2C4_SLAVE 0
127#endif
tremfac96402013-09-21 18:13:35 +0200128
Marek Vasutdb841402011-09-22 09:22:12 +0000129/*
130 * Calculate and set proper clock divider
131 */
Peng Fan71204e92015-05-15 07:29:12 +0800132static uint8_t i2c_imx_get_clk(struct mxc_i2c_bus *i2c_bus, unsigned int rate)
Stefano Babic1d549ad2011-01-20 07:50:44 +0000133{
Marek Vasutdb841402011-09-22 09:22:12 +0000134 unsigned int i2c_clk_rate;
135 unsigned int div;
Marek Vasutbf0783d2011-10-26 00:05:44 +0000136 u8 clk_div;
Sascha Hauercdace062008-03-26 20:40:49 +0100137
Liu Hui-R64343127cec12011-01-03 22:27:39 +0000138#if defined(CONFIG_MX31)
Stefano Babic1d549ad2011-01-20 07:50:44 +0000139 struct clock_control_regs *sc_regs =
140 (struct clock_control_regs *)CCM_BASE;
Marek Vasutdb841402011-09-22 09:22:12 +0000141
Guennadi Liakhovetskie7de18a2009-02-13 09:23:36 +0100142 /* start the required I2C clock */
Troy Kiskyde6f6042012-04-24 17:33:25 +0000143 writel(readl(&sc_regs->cgr0) | (3 << CONFIG_SYS_I2C_CLK_OFFSET),
Stefano Babic1d549ad2011-01-20 07:50:44 +0000144 &sc_regs->cgr0);
Liu Hui-R64343127cec12011-01-03 22:27:39 +0000145#endif
Guennadi Liakhovetskie7de18a2009-02-13 09:23:36 +0100146
Marek Vasutdb841402011-09-22 09:22:12 +0000147 /* Divider value calculation */
Matthias Weissere7bed5c2012-09-24 02:46:53 +0000148 i2c_clk_rate = mxc_get_clock(MXC_I2C_CLK);
Marek Vasutdb841402011-09-22 09:22:12 +0000149 div = (i2c_clk_rate + rate - 1) / rate;
150 if (div < i2c_clk_div[0][0])
Marek Vasutb567b8f2011-09-27 06:34:11 +0000151 clk_div = 0;
Marek Vasutdb841402011-09-22 09:22:12 +0000152 else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0])
Marek Vasutb567b8f2011-09-27 06:34:11 +0000153 clk_div = ARRAY_SIZE(i2c_clk_div) - 1;
Marek Vasutdb841402011-09-22 09:22:12 +0000154 else
Marek Vasutb567b8f2011-09-27 06:34:11 +0000155 for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++)
Marek Vasutdb841402011-09-22 09:22:12 +0000156 ;
Sascha Hauercdace062008-03-26 20:40:49 +0100157
Marek Vasutdb841402011-09-22 09:22:12 +0000158 /* Store divider value */
Marek Vasutbf0783d2011-10-26 00:05:44 +0000159 return clk_div;
Marek Vasutdb841402011-09-22 09:22:12 +0000160}
Sascha Hauercdace062008-03-26 20:40:49 +0100161
Marek Vasutdb841402011-09-22 09:22:12 +0000162/*
Troy Kiskye4ff5252012-07-19 08:18:18 +0000163 * Set I2C Bus speed
Marek Vasutdb841402011-09-22 09:22:12 +0000164 */
Peng Fan71204e92015-05-15 07:29:12 +0800165static int bus_i2c_set_bus_speed(struct mxc_i2c_bus *i2c_bus, int speed)
Marek Vasutdb841402011-09-22 09:22:12 +0000166{
Peng Fan71204e92015-05-15 07:29:12 +0800167 ulong base = i2c_bus->base;
168 bool quirk = i2c_bus->driver_data & I2C_QUIRK_FLAG ? true : false;
169 u8 clk_idx = i2c_imx_get_clk(i2c_bus, speed);
Marek Vasutbf0783d2011-10-26 00:05:44 +0000170 u8 idx = i2c_clk_div[clk_idx][1];
Peng Fan71204e92015-05-15 07:29:12 +0800171 int reg_shift = quirk ? VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
Marek Vasutbf0783d2011-10-26 00:05:44 +0000172
Heiko Schochere6c8b712015-05-18 10:58:12 +0200173 if (!base)
174 return -ENODEV;
175
Marek Vasutbf0783d2011-10-26 00:05:44 +0000176 /* Store divider value */
Peng Fan71204e92015-05-15 07:29:12 +0800177 writeb(idx, base + (IFDR << reg_shift));
Marek Vasutbf0783d2011-10-26 00:05:44 +0000178
Troy Kisky83a1a192012-07-19 08:18:12 +0000179 /* Reset module */
Peng Fan71204e92015-05-15 07:29:12 +0800180 writeb(I2CR_IDIS, base + (I2CR << reg_shift));
181 writeb(0, base + (I2SR << reg_shift));
Marek Vasutb567b8f2011-09-27 06:34:11 +0000182 return 0;
183}
184
Troy Kisky7aa57a02012-07-19 08:18:09 +0000185#define ST_BUS_IDLE (0 | (I2SR_IBB << 8))
186#define ST_BUS_BUSY (I2SR_IBB | (I2SR_IBB << 8))
187#define ST_IIF (I2SR_IIF | (I2SR_IIF << 8))
188
Peng Fan71204e92015-05-15 07:29:12 +0800189static int wait_for_sr_state(struct mxc_i2c_bus *i2c_bus, unsigned state)
Stefano Babic81687212011-01-20 07:51:31 +0000190{
Troy Kisky7aa57a02012-07-19 08:18:09 +0000191 unsigned sr;
192 ulong elapsed;
Peng Fan71204e92015-05-15 07:29:12 +0800193 bool quirk = i2c_bus->driver_data & I2C_QUIRK_FLAG ? true : false;
194 int reg_shift = quirk ? VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
195 ulong base = i2c_bus->base;
Troy Kisky7aa57a02012-07-19 08:18:09 +0000196 ulong start_time = get_timer(0);
197 for (;;) {
Peng Fan71204e92015-05-15 07:29:12 +0800198 sr = readb(base + (I2SR << reg_shift));
Troy Kiskyd5383a62012-07-19 08:18:15 +0000199 if (sr & I2SR_IAL) {
Peng Fan71204e92015-05-15 07:29:12 +0800200 if (quirk)
201 writeb(sr | I2SR_IAL, base +
202 (I2SR << reg_shift));
203 else
204 writeb(sr & ~I2SR_IAL, base +
205 (I2SR << reg_shift));
Troy Kiskyd5383a62012-07-19 08:18:15 +0000206 printf("%s: Arbitration lost sr=%x cr=%x state=%x\n",
Peng Fan71204e92015-05-15 07:29:12 +0800207 __func__, sr, readb(base + (I2CR << reg_shift)),
208 state);
Troy Kiskyd5383a62012-07-19 08:18:15 +0000209 return -ERESTART;
210 }
Troy Kisky7aa57a02012-07-19 08:18:09 +0000211 if ((sr & (state >> 8)) == (unsigned char)state)
212 return sr;
213 WATCHDOG_RESET();
214 elapsed = get_timer(start_time);
215 if (elapsed > (CONFIG_SYS_HZ / 10)) /* .1 seconds */
216 break;
Stefano Babic81687212011-01-20 07:51:31 +0000217 }
Troy Kisky7aa57a02012-07-19 08:18:09 +0000218 printf("%s: failed sr=%x cr=%x state=%x\n", __func__,
Peng Fan71204e92015-05-15 07:29:12 +0800219 sr, readb(base + (I2CR << reg_shift)), state);
Troy Kiskycea60b02012-07-19 08:18:04 +0000220 return -ETIMEDOUT;
Stefano Babic81687212011-01-20 07:51:31 +0000221}
222
Peng Fan71204e92015-05-15 07:29:12 +0800223static int tx_byte(struct mxc_i2c_bus *i2c_bus, u8 byte)
Sascha Hauercdace062008-03-26 20:40:49 +0100224{
Troy Kiskycea60b02012-07-19 08:18:04 +0000225 int ret;
Peng Fan71204e92015-05-15 07:29:12 +0800226 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
227 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
228 ulong base = i2c_bus->base;
Sascha Hauercdace062008-03-26 20:40:49 +0100229
Peng Fan71204e92015-05-15 07:29:12 +0800230 writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift));
231 writeb(byte, base + (I2DR << reg_shift));
232
233 ret = wait_for_sr_state(i2c_bus, ST_IIF);
Troy Kiskycea60b02012-07-19 08:18:04 +0000234 if (ret < 0)
235 return ret;
Troy Kiskycea60b02012-07-19 08:18:04 +0000236 if (ret & I2SR_RX_NO_AK)
237 return -ENODEV;
238 return 0;
Marek Vasutdb841402011-09-22 09:22:12 +0000239}
240
241/*
Peng Fan71204e92015-05-15 07:29:12 +0800242 * Stub implementations for outer i2c slave operations.
243 */
244void __i2c_force_reset_slave(void)
245{
246}
247void i2c_force_reset_slave(void)
248 __attribute__((weak, alias("__i2c_force_reset_slave")));
249
250/*
Troy Kisky90a5b702012-07-19 08:18:13 +0000251 * Stop I2C transaction
Marek Vasutdb841402011-09-22 09:22:12 +0000252 */
Peng Fan71204e92015-05-15 07:29:12 +0800253static void i2c_imx_stop(struct mxc_i2c_bus *i2c_bus)
Sascha Hauercdace062008-03-26 20:40:49 +0100254{
Troy Kisky7aa57a02012-07-19 08:18:09 +0000255 int ret;
Peng Fan71204e92015-05-15 07:29:12 +0800256 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
257 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
258 ulong base = i2c_bus->base;
259 unsigned int temp = readb(base + (I2CR << reg_shift));
Sascha Hauercdace062008-03-26 20:40:49 +0100260
Troy Kisky1c076db2012-07-19 08:18:02 +0000261 temp &= ~(I2CR_MSTA | I2CR_MTX);
Peng Fan71204e92015-05-15 07:29:12 +0800262 writeb(temp, base + (I2CR << reg_shift));
263 ret = wait_for_sr_state(i2c_bus, ST_BUS_IDLE);
Troy Kisky7aa57a02012-07-19 08:18:09 +0000264 if (ret < 0)
265 printf("%s:trigger stop failed\n", __func__);
Sascha Hauercdace062008-03-26 20:40:49 +0100266}
267
Marek Vasutdb841402011-09-22 09:22:12 +0000268/*
Troy Kiskyb230ddc2012-07-19 08:18:06 +0000269 * Send start signal, chip address and
270 * write register address
Marek Vasutdb841402011-09-22 09:22:12 +0000271 */
Peng Fan71204e92015-05-15 07:29:12 +0800272static int i2c_init_transfer_(struct mxc_i2c_bus *i2c_bus, u8 chip,
273 u32 addr, int alen)
Sascha Hauercdace062008-03-26 20:40:49 +0100274{
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000275 unsigned int temp;
276 int ret;
Peng Fan71204e92015-05-15 07:29:12 +0800277 bool quirk = i2c_bus->driver_data & I2C_QUIRK_FLAG ? true : false;
278 ulong base = i2c_bus->base;
279 int reg_shift = quirk ? VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
280
281 /* Reset i2c slave */
282 i2c_force_reset_slave();
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000283
284 /* Enable I2C controller */
Peng Fan71204e92015-05-15 07:29:12 +0800285 if (quirk)
286 ret = readb(base + (I2CR << reg_shift)) & I2CR_IDIS;
287 else
288 ret = !(readb(base + (I2CR << reg_shift)) & I2CR_IEN);
289
290 if (ret) {
291 writeb(I2CR_IEN, base + (I2CR << reg_shift));
Troy Kisky90a5b702012-07-19 08:18:13 +0000292 /* Wait for controller to be stable */
293 udelay(50);
294 }
Peng Fan71204e92015-05-15 07:29:12 +0800295
296 if (readb(base + (IADR << reg_shift)) == (chip << 1))
297 writeb((chip << 1) ^ 2, base + (IADR << reg_shift));
298 writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift));
299 ret = wait_for_sr_state(i2c_bus, ST_BUS_IDLE);
Troy Kisky90a5b702012-07-19 08:18:13 +0000300 if (ret < 0)
Troy Kiskya7f1a002012-07-19 08:18:16 +0000301 return ret;
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000302
303 /* Start I2C transaction */
Peng Fan71204e92015-05-15 07:29:12 +0800304 temp = readb(base + (I2CR << reg_shift));
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000305 temp |= I2CR_MSTA;
Peng Fan71204e92015-05-15 07:29:12 +0800306 writeb(temp, base + (I2CR << reg_shift));
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000307
Peng Fan71204e92015-05-15 07:29:12 +0800308 ret = wait_for_sr_state(i2c_bus, ST_BUS_BUSY);
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000309 if (ret < 0)
Troy Kiskya7f1a002012-07-19 08:18:16 +0000310 return ret;
Troy Kiskyb230ddc2012-07-19 08:18:06 +0000311
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000312 temp |= I2CR_MTX | I2CR_TX_NO_AK;
Peng Fan71204e92015-05-15 07:29:12 +0800313 writeb(temp, base + (I2CR << reg_shift));
Troy Kisky71e9f3c2012-07-19 08:18:11 +0000314
Troy Kiskyb230ddc2012-07-19 08:18:06 +0000315 /* write slave address */
Peng Fan71204e92015-05-15 07:29:12 +0800316 ret = tx_byte(i2c_bus, chip << 1);
Troy Kiskyb230ddc2012-07-19 08:18:06 +0000317 if (ret < 0)
Troy Kiskya7f1a002012-07-19 08:18:16 +0000318 return ret;
Marek Vasutdb841402011-09-22 09:22:12 +0000319
Marek Vasutbf0783d2011-10-26 00:05:44 +0000320 while (alen--) {
Peng Fan71204e92015-05-15 07:29:12 +0800321 ret = tx_byte(i2c_bus, (addr >> (alen * 8)) & 0xff);
Troy Kiskycea60b02012-07-19 08:18:04 +0000322 if (ret < 0)
Troy Kiskya7f1a002012-07-19 08:18:16 +0000323 return ret;
Stefano Babic81687212011-01-20 07:51:31 +0000324 }
Troy Kiskyb230ddc2012-07-19 08:18:06 +0000325 return 0;
Troy Kiskya7f1a002012-07-19 08:18:16 +0000326}
327
Peng Fan71204e92015-05-15 07:29:12 +0800328#ifndef CONFIG_DM_I2C
329int i2c_idle_bus(struct mxc_i2c_bus *i2c_bus)
330{
331 if (i2c_bus && i2c_bus->idle_bus_fn)
332 return i2c_bus->idle_bus_fn(i2c_bus->idle_bus_data);
333 return 0;
334}
335#else
336/*
337 * Since pinmux is not supported, implement a weak function here.
338 * You can implement your i2c_bus_idle in board file. When pinctrl
339 * is supported, this can be removed.
340 */
341int __i2c_idle_bus(struct mxc_i2c_bus *i2c_bus)
342{
343 return 0;
344}
Troy Kisky96c19bd2012-07-19 08:18:19 +0000345
Peng Fan71204e92015-05-15 07:29:12 +0800346int i2c_idle_bus(struct mxc_i2c_bus *i2c_bus)
347 __attribute__((weak, alias("__i2c_idle_bus")));
348#endif
349
350static int i2c_init_transfer(struct mxc_i2c_bus *i2c_bus, u8 chip,
351 u32 addr, int alen)
Troy Kiskya7f1a002012-07-19 08:18:16 +0000352{
353 int retry;
354 int ret;
Peng Fan71204e92015-05-15 07:29:12 +0800355 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
356 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
Heiko Schochere6c8b712015-05-18 10:58:12 +0200357
358 if (!i2c_bus->base)
359 return -ENODEV;
360
Troy Kiskya7f1a002012-07-19 08:18:16 +0000361 for (retry = 0; retry < 3; retry++) {
Peng Fan71204e92015-05-15 07:29:12 +0800362 ret = i2c_init_transfer_(i2c_bus, chip, addr, alen);
Troy Kiskya7f1a002012-07-19 08:18:16 +0000363 if (ret >= 0)
364 return 0;
Peng Fan71204e92015-05-15 07:29:12 +0800365 i2c_imx_stop(i2c_bus);
Troy Kiskya7f1a002012-07-19 08:18:16 +0000366 if (ret == -ENODEV)
367 return ret;
368
369 printf("%s: failed for chip 0x%x retry=%d\n", __func__, chip,
370 retry);
371 if (ret != -ERESTART)
Alison Wang30ea41a2013-06-17 15:30:39 +0800372 /* Disable controller */
Peng Fan71204e92015-05-15 07:29:12 +0800373 writeb(I2CR_IDIS, i2c_bus->base + (I2CR << reg_shift));
Troy Kiskya7f1a002012-07-19 08:18:16 +0000374 udelay(100);
Peng Fan71204e92015-05-15 07:29:12 +0800375 if (i2c_idle_bus(i2c_bus) < 0)
Troy Kisky96c19bd2012-07-19 08:18:19 +0000376 break;
Troy Kiskya7f1a002012-07-19 08:18:16 +0000377 }
Peng Fan71204e92015-05-15 07:29:12 +0800378 printf("%s: give up i2c_regs=0x%lx\n", __func__, i2c_bus->base);
Marek Vasutdb841402011-09-22 09:22:12 +0000379 return ret;
Sascha Hauercdace062008-03-26 20:40:49 +0100380}
381
Peng Fan71204e92015-05-15 07:29:12 +0800382
383static int i2c_write_data(struct mxc_i2c_bus *i2c_bus, u8 chip, const u8 *buf,
384 int len)
385{
386 int i, ret = 0;
387
388 debug("i2c_write_data: chip=0x%x, len=0x%x\n", chip, len);
389 debug("write_data: ");
390 /* use rc for counter */
391 for (i = 0; i < len; ++i)
392 debug(" 0x%02x", buf[i]);
393 debug("\n");
394
395 for (i = 0; i < len; i++) {
396 ret = tx_byte(i2c_bus, buf[i]);
397 if (ret < 0) {
398 debug("i2c_write_data(): rc=%d\n", ret);
399 break;
400 }
401 }
402
403 return ret;
404}
405
406static int i2c_read_data(struct mxc_i2c_bus *i2c_bus, uchar chip, uchar *buf,
407 int len)
Marek Vasutdb841402011-09-22 09:22:12 +0000408{
Marek Vasutdb841402011-09-22 09:22:12 +0000409 int ret;
410 unsigned int temp;
411 int i;
Peng Fan71204e92015-05-15 07:29:12 +0800412 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
413 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
414 ulong base = i2c_bus->base;
Marek Vasutdb841402011-09-22 09:22:12 +0000415
Peng Fan71204e92015-05-15 07:29:12 +0800416 debug("i2c_read_data: chip=0x%x, len=0x%x\n", chip, len);
Marek Vasutdb841402011-09-22 09:22:12 +0000417
418 /* setup bus to read data */
Peng Fan71204e92015-05-15 07:29:12 +0800419 temp = readb(base + (I2CR << reg_shift));
Marek Vasutdb841402011-09-22 09:22:12 +0000420 temp &= ~(I2CR_MTX | I2CR_TX_NO_AK);
421 if (len == 1)
422 temp |= I2CR_TX_NO_AK;
Peng Fan71204e92015-05-15 07:29:12 +0800423 writeb(temp, base + (I2CR << reg_shift));
424 writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift));
425 /* dummy read to clear ICF */
426 readb(base + (I2DR << reg_shift));
Marek Vasutdb841402011-09-22 09:22:12 +0000427
428 /* read data */
429 for (i = 0; i < len; i++) {
Peng Fan71204e92015-05-15 07:29:12 +0800430 ret = wait_for_sr_state(i2c_bus, ST_IIF);
Troy Kisky7aa57a02012-07-19 08:18:09 +0000431 if (ret < 0) {
Peng Fan71204e92015-05-15 07:29:12 +0800432 debug("i2c_read_data(): ret=%d\n", ret);
433 i2c_imx_stop(i2c_bus);
Marek Vasutdb841402011-09-22 09:22:12 +0000434 return ret;
Troy Kiskyc4330d22012-07-19 08:18:07 +0000435 }
Marek Vasutdb841402011-09-22 09:22:12 +0000436
437 /*
438 * It must generate STOP before read I2DR to prevent
439 * controller from generating another clock cycle
440 */
441 if (i == (len - 1)) {
Peng Fan71204e92015-05-15 07:29:12 +0800442 i2c_imx_stop(i2c_bus);
Marek Vasutdb841402011-09-22 09:22:12 +0000443 } else if (i == (len - 2)) {
Peng Fan71204e92015-05-15 07:29:12 +0800444 temp = readb(base + (I2CR << reg_shift));
Marek Vasutdb841402011-09-22 09:22:12 +0000445 temp |= I2CR_TX_NO_AK;
Peng Fan71204e92015-05-15 07:29:12 +0800446 writeb(temp, base + (I2CR << reg_shift));
Marek Vasutdb841402011-09-22 09:22:12 +0000447 }
Peng Fan71204e92015-05-15 07:29:12 +0800448 writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift));
449 buf[i] = readb(base + (I2DR << reg_shift));
Marek Vasutdb841402011-09-22 09:22:12 +0000450 }
Peng Fan71204e92015-05-15 07:29:12 +0800451
452 /* reuse ret for counter*/
453 for (ret = 0; ret < len; ++ret)
454 debug(" 0x%02x", buf[ret]);
455 debug("\n");
456
457 i2c_imx_stop(i2c_bus);
Troy Kisky7aa57a02012-07-19 08:18:09 +0000458 return 0;
Marek Vasutdb841402011-09-22 09:22:12 +0000459}
460
Peng Fan71204e92015-05-15 07:29:12 +0800461#ifndef CONFIG_DM_I2C
462/*
463 * Read data from I2C device
464 */
465static int bus_i2c_read(struct mxc_i2c_bus *i2c_bus, u8 chip, u32 addr,
466 int alen, u8 *buf, int len)
467{
468 int ret = 0;
469 u32 temp;
470 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
471 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
472 ulong base = i2c_bus->base;
473
474 ret = i2c_init_transfer(i2c_bus, chip, addr, alen);
475 if (ret < 0)
476 return ret;
477
478 temp = readb(base + (I2CR << reg_shift));
479 temp |= I2CR_RSTA;
480 writeb(temp, base + (I2CR << reg_shift));
481
482 ret = tx_byte(i2c_bus, (chip << 1) | 1);
483 if (ret < 0) {
484 i2c_imx_stop(i2c_bus);
485 return ret;
486 }
487
488 ret = i2c_read_data(i2c_bus, chip, buf, len);
489
490 i2c_imx_stop(i2c_bus);
491 return ret;
492}
493
Marek Vasutdb841402011-09-22 09:22:12 +0000494/*
495 * Write data to I2C device
496 */
Peng Fan71204e92015-05-15 07:29:12 +0800497static int bus_i2c_write(struct mxc_i2c_bus *i2c_bus, u8 chip, u32 addr,
498 int alen, const u8 *buf, int len)
Sascha Hauercdace062008-03-26 20:40:49 +0100499{
Peng Fan71204e92015-05-15 07:29:12 +0800500 int ret = 0;
Sascha Hauercdace062008-03-26 20:40:49 +0100501
Peng Fan71204e92015-05-15 07:29:12 +0800502 ret = i2c_init_transfer(i2c_bus, chip, addr, alen);
Troy Kiskycea60b02012-07-19 08:18:04 +0000503 if (ret < 0)
Marek Vasutdb841402011-09-22 09:22:12 +0000504 return ret;
Sascha Hauercdace062008-03-26 20:40:49 +0100505
Peng Fan71204e92015-05-15 07:29:12 +0800506 ret = i2c_write_data(i2c_bus, chip, buf, len);
507
508 i2c_imx_stop(i2c_bus);
509
Marek Vasutdb841402011-09-22 09:22:12 +0000510 return ret;
Sascha Hauercdace062008-03-26 20:40:49 +0100511}
Troy Kiskycfbb88d2012-07-19 08:18:08 +0000512
Heiko Schochere6c8b712015-05-18 10:58:12 +0200513#if !defined(I2C2_BASE_ADDR)
514#define I2C2_BASE_ADDR 0
Heiko Schocher21a26942015-05-18 10:56:24 +0200515#endif
Heiko Schochere6c8b712015-05-18 10:58:12 +0200516
517#if !defined(I2C3_BASE_ADDR)
518#define I2C3_BASE_ADDR 0
519#endif
520
521#if !defined(I2C4_BASE_ADDR)
522#define I2C4_BASE_ADDR 0
523#endif
524
525static struct mxc_i2c_bus mxc_i2c_buses[] = {
526#if defined(CONFIG_LS102XA) || defined(CONFIG_FSL_LSCH3)
Peng Fan71204e92015-05-15 07:29:12 +0800527 { 0, I2C1_BASE_ADDR, I2C_QUIRK_FLAG },
528 { 1, I2C2_BASE_ADDR, I2C_QUIRK_FLAG },
529 { 2, I2C3_BASE_ADDR, I2C_QUIRK_FLAG },
530 { 3, I2C4_BASE_ADDR, I2C_QUIRK_FLAG },
Troy Kiskye4ff5252012-07-19 08:18:18 +0000531#else
Heiko Schochere6c8b712015-05-18 10:58:12 +0200532 { 0, I2C1_BASE_ADDR, 0 },
533 { 1, I2C2_BASE_ADDR, 0 },
534 { 2, I2C3_BASE_ADDR, 0 },
535 { 3, I2C4_BASE_ADDR, 0 },
Troy Kiskye4ff5252012-07-19 08:18:18 +0000536#endif
tremfac96402013-09-21 18:13:35 +0200537};
538
Peng Fan71204e92015-05-15 07:29:12 +0800539struct mxc_i2c_bus *i2c_get_base(struct i2c_adapter *adap)
tremfac96402013-09-21 18:13:35 +0200540{
Peng Fan71204e92015-05-15 07:29:12 +0800541 return &mxc_i2c_buses[adap->hwadapnr];
Troy Kisky96c19bd2012-07-19 08:18:19 +0000542}
543
tremfac96402013-09-21 18:13:35 +0200544static int mxc_i2c_read(struct i2c_adapter *adap, uint8_t chip,
545 uint addr, int alen, uint8_t *buffer,
546 int len)
Troy Kisky98153262012-07-19 08:18:20 +0000547{
tremfac96402013-09-21 18:13:35 +0200548 return bus_i2c_read(i2c_get_base(adap), chip, addr, alen, buffer, len);
Troy Kisky98153262012-07-19 08:18:20 +0000549}
550
tremfac96402013-09-21 18:13:35 +0200551static int mxc_i2c_write(struct i2c_adapter *adap, uint8_t chip,
552 uint addr, int alen, uint8_t *buffer,
553 int len)
Troy Kisky98153262012-07-19 08:18:20 +0000554{
tremfac96402013-09-21 18:13:35 +0200555 return bus_i2c_write(i2c_get_base(adap), chip, addr, alen, buffer, len);
Troy Kiskye4ff5252012-07-19 08:18:18 +0000556}
557
Troy Kiskycfbb88d2012-07-19 08:18:08 +0000558/*
559 * Test if a chip at a given address responds (probe the chip)
560 */
tremfac96402013-09-21 18:13:35 +0200561static int mxc_i2c_probe(struct i2c_adapter *adap, uint8_t chip)
Troy Kiskycfbb88d2012-07-19 08:18:08 +0000562{
tremfac96402013-09-21 18:13:35 +0200563 return bus_i2c_write(i2c_get_base(adap), chip, 0, 0, NULL, 0);
Troy Kiskye4ff5252012-07-19 08:18:18 +0000564}
565
Peng Fan71204e92015-05-15 07:29:12 +0800566int __enable_i2c_clk(unsigned char enable, unsigned i2c_num)
Troy Kiskye4ff5252012-07-19 08:18:18 +0000567{
Peng Fan71204e92015-05-15 07:29:12 +0800568 return 1;
569}
570int enable_i2c_clk(unsigned char enable, unsigned i2c_num)
571 __attribute__((weak, alias("__enable_i2c_clk")));
572
573void bus_i2c_init(int index, int speed, int unused,
574 int (*idle_bus_fn)(void *p), void *idle_bus_data)
575{
576 int ret;
577
578 if (index >= ARRAY_SIZE(mxc_i2c_buses)) {
579 debug("Error i2c index\n");
Troy Kiskye4ff5252012-07-19 08:18:18 +0000580 return;
Troy Kiskye4ff5252012-07-19 08:18:18 +0000581 }
Peng Fan71204e92015-05-15 07:29:12 +0800582
583 mxc_i2c_buses[index].idle_bus_fn = idle_bus_fn;
584 mxc_i2c_buses[index].idle_bus_data = idle_bus_data;
585
586 ret = enable_i2c_clk(1, index);
587 if (ret < 0) {
588 debug("I2C-%d clk fail to enable.\n", index);
589 return;
590 }
591
592 bus_i2c_set_bus_speed(&mxc_i2c_buses[index], speed);
Troy Kiskye4ff5252012-07-19 08:18:18 +0000593}
594
595/*
596 * Init I2C Bus
597 */
tremfac96402013-09-21 18:13:35 +0200598static void mxc_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr)
Troy Kiskye4ff5252012-07-19 08:18:18 +0000599{
Peng Fan71204e92015-05-15 07:29:12 +0800600 bus_i2c_init(adap->hwadapnr, speed, slaveaddr, NULL, NULL);
Troy Kiskye4ff5252012-07-19 08:18:18 +0000601}
602
603/*
604 * Set I2C Speed
605 */
Peng Fan71204e92015-05-15 07:29:12 +0800606static u32 mxc_i2c_set_bus_speed(struct i2c_adapter *adap, uint speed)
Troy Kiskye4ff5252012-07-19 08:18:18 +0000607{
tremfac96402013-09-21 18:13:35 +0200608 return bus_i2c_set_bus_speed(i2c_get_base(adap), speed);
Troy Kiskye4ff5252012-07-19 08:18:18 +0000609}
610
611/*
tremfac96402013-09-21 18:13:35 +0200612 * Register mxc i2c adapters
Troy Kiskye4ff5252012-07-19 08:18:18 +0000613 */
tremfac96402013-09-21 18:13:35 +0200614U_BOOT_I2C_ADAP_COMPLETE(mxc0, mxc_i2c_init, mxc_i2c_probe,
615 mxc_i2c_read, mxc_i2c_write,
616 mxc_i2c_set_bus_speed,
617 CONFIG_SYS_MXC_I2C1_SPEED,
618 CONFIG_SYS_MXC_I2C1_SLAVE, 0)
619U_BOOT_I2C_ADAP_COMPLETE(mxc1, mxc_i2c_init, mxc_i2c_probe,
620 mxc_i2c_read, mxc_i2c_write,
621 mxc_i2c_set_bus_speed,
622 CONFIG_SYS_MXC_I2C2_SPEED,
623 CONFIG_SYS_MXC_I2C2_SLAVE, 1)
York Sunf8cb1012015-03-20 10:20:40 -0700624#ifdef CONFIG_SYS_I2C_MXC_I2C3
tremfac96402013-09-21 18:13:35 +0200625U_BOOT_I2C_ADAP_COMPLETE(mxc2, mxc_i2c_init, mxc_i2c_probe,
626 mxc_i2c_read, mxc_i2c_write,
627 mxc_i2c_set_bus_speed,
628 CONFIG_SYS_MXC_I2C3_SPEED,
629 CONFIG_SYS_MXC_I2C3_SLAVE, 2)
630#endif
Peng Fan71204e92015-05-15 07:29:12 +0800631
York Sunf8cb1012015-03-20 10:20:40 -0700632#ifdef CONFIG_SYS_I2C_MXC_I2C4
633U_BOOT_I2C_ADAP_COMPLETE(mxc3, mxc_i2c_init, mxc_i2c_probe,
634 mxc_i2c_read, mxc_i2c_write,
635 mxc_i2c_set_bus_speed,
636 CONFIG_SYS_MXC_I2C4_SPEED,
637 CONFIG_SYS_MXC_I2C4_SLAVE, 3)
638#endif
Peng Fan71204e92015-05-15 07:29:12 +0800639
640#else
641
642static int mxc_i2c_set_bus_speed(struct udevice *bus, unsigned int speed)
643{
644 struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus);
645
646 return bus_i2c_set_bus_speed(i2c_bus, speed);
647}
648
649static int mxc_i2c_probe(struct udevice *bus)
650{
651 struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus);
652 fdt_addr_t addr;
653 int ret;
654
655 i2c_bus->driver_data = dev_get_driver_data(bus);
656
657 addr = dev_get_addr(bus);
658 if (addr == FDT_ADDR_T_NONE)
659 return -ENODEV;
660
661 i2c_bus->base = addr;
662 i2c_bus->index = bus->seq;
663
664 /* Enable clk */
665 ret = enable_i2c_clk(1, bus->seq);
666 if (ret < 0)
667 return ret;
668
669 ret = i2c_idle_bus(i2c_bus);
670 if (ret < 0) {
671 /* Disable clk */
672 enable_i2c_clk(0, bus->seq);
673 return ret;
674 }
675
676 /*
677 * Pinmux settings are in board file now, until pinmux is supported,
678 * we can set pinmux here in probe function.
679 */
680
681 debug("i2c : controller bus %d at %lu , speed %d: ",
682 bus->seq, i2c_bus->base,
683 i2c_bus->speed);
684
685 return 0;
686}
687
688static int mxc_i2c_probe_chip(struct udevice *bus, u32 chip_addr,
689 u32 chip_flags)
690{
691 int ret;
692 struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus);
693
694 ret = i2c_init_transfer(i2c_bus, chip_addr, 0, 0);
695 if (ret < 0) {
696 debug("%s failed, ret = %d\n", __func__, ret);
697 return ret;
698 }
699
700 i2c_imx_stop(i2c_bus);
701
702 return 0;
703}
704
705static int mxc_i2c_xfer(struct udevice *bus, struct i2c_msg *msg, int nmsgs)
706{
707 struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus);
708 int ret = 0;
709 ulong base = i2c_bus->base;
710 int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ?
711 VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT;
712
713 /*
714 * Here the 3rd parameter addr and the 4th one alen are set to 0,
715 * because here we only want to send out chip address. The register
716 * address is wrapped in msg.
717 */
718 ret = i2c_init_transfer(i2c_bus, msg->addr, 0, 0);
719 if (ret < 0) {
720 debug("i2c_init_transfer error: %d\n", ret);
721 return ret;
722 }
723
724 for (; nmsgs > 0; nmsgs--, msg++) {
725 bool next_is_read = nmsgs > 1 && (msg[1].flags & I2C_M_RD);
726 debug("i2c_xfer: chip=0x%x, len=0x%x\n", msg->addr, msg->len);
727 if (msg->flags & I2C_M_RD)
728 ret = i2c_read_data(i2c_bus, msg->addr, msg->buf,
729 msg->len);
730 else {
731 ret = i2c_write_data(i2c_bus, msg->addr, msg->buf,
732 msg->len);
733 if (ret)
734 break;
735 if (next_is_read) {
736 /* Reuse ret */
737 ret = readb(base + (I2CR << reg_shift));
738 ret |= I2CR_RSTA;
739 writeb(ret, base + (I2CR << reg_shift));
740
741 ret = tx_byte(i2c_bus, (msg->addr << 1) | 1);
742 if (ret < 0) {
743 i2c_imx_stop(i2c_bus);
744 break;
745 }
746 }
747 }
748 }
749
750 if (ret)
751 debug("i2c_write: error sending\n");
752
753 i2c_imx_stop(i2c_bus);
754
755 return ret;
756}
757
758static const struct dm_i2c_ops mxc_i2c_ops = {
759 .xfer = mxc_i2c_xfer,
760 .probe_chip = mxc_i2c_probe_chip,
761 .set_bus_speed = mxc_i2c_set_bus_speed,
762};
763
764static const struct udevice_id mxc_i2c_ids[] = {
765 { .compatible = "fsl,imx21-i2c", },
766 { .compatible = "fsl,vf610-i2c", .data = I2C_QUIRK_FLAG, },
767 {}
768};
769
770U_BOOT_DRIVER(i2c_mxc) = {
771 .name = "i2c_mxc",
772 .id = UCLASS_I2C,
773 .of_match = mxc_i2c_ids,
774 .probe = mxc_i2c_probe,
775 .priv_auto_alloc_size = sizeof(struct mxc_i2c_bus),
776 .ops = &mxc_i2c_ops,
777};
778#endif