blob: 1b665b2c15d877e2c5ff278310b74db80e9a2012 [file] [log] [blame]
Li Yang14aa71e2011-07-26 09:50:46 -05001/*
2 * Copyright 2010-2011 Freescale Semiconductor, Inc.
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Li Yang14aa71e2011-07-26 09:50:46 -05005 */
6
7/*
8 * QorIQ RDB boards configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
York Sunfedae6e2016-11-17 13:12:38 -080013#if defined(CONFIG_TARGET_P1020MBG)
Scott Woode2c91b92012-08-20 13:16:30 +000014#define CONFIG_BOARDNAME "P1020MBG-PC"
Li Yang14aa71e2011-07-26 09:50:46 -050015#define CONFIG_VSC7385_ENET
16#define CONFIG_SLIC
17#define __SW_BOOT_MASK 0x03
18#define __SW_BOOT_NOR 0xe4
19#define __SW_BOOT_SD 0x54
Scott Wood13d11432012-10-12 18:02:24 -050020#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang14aa71e2011-07-26 09:50:46 -050021#endif
22
York Sune9bc8a82016-11-17 13:53:54 -080023#if defined(CONFIG_TARGET_P1020UTM)
Scott Woode2c91b92012-08-20 13:16:30 +000024#define CONFIG_BOARDNAME "P1020UTM-PC"
Li Yang14aa71e2011-07-26 09:50:46 -050025#define __SW_BOOT_MASK 0x03
26#define __SW_BOOT_NOR 0xe0
27#define __SW_BOOT_SD 0x50
Scott Wood13d11432012-10-12 18:02:24 -050028#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang14aa71e2011-07-26 09:50:46 -050029#endif
30
York Sunaa146202016-11-17 13:52:44 -080031#if defined(CONFIG_TARGET_P1020RDB_PC)
Scott Woode2c91b92012-08-20 13:16:30 +000032#define CONFIG_BOARDNAME "P1020RDB-PC"
Li Yang14aa71e2011-07-26 09:50:46 -050033#define CONFIG_NAND_FSL_ELBC
Li Yang14aa71e2011-07-26 09:50:46 -050034#define CONFIG_VSC7385_ENET
35#define CONFIG_SLIC
36#define __SW_BOOT_MASK 0x03
37#define __SW_BOOT_NOR 0x5c
38#define __SW_BOOT_SPI 0x1c
39#define __SW_BOOT_SD 0x9c
40#define __SW_BOOT_NAND 0xec
41#define __SW_BOOT_PCIE 0x6c
Scott Wood13d11432012-10-12 18:02:24 -050042#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang14aa71e2011-07-26 09:50:46 -050043#endif
44
Haijun.Zhang45fdb622013-06-28 10:47:09 +080045/*
46 * P1020RDB-PD board has user selectable switches for evaluating different
47 * frequency and boot options for the P1020 device. The table that
48 * follow describe the available options. The front six binary number was in
49 * accordance with SW3[1:6].
50 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
51 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
52 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
53 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
54 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
55 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
56 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
57 */
York Sunf404b662016-11-17 13:53:33 -080058#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhang45fdb622013-06-28 10:47:09 +080059#define CONFIG_BOARDNAME "P1020RDB-PD"
60#define CONFIG_NAND_FSL_ELBC
Haijun.Zhang45fdb622013-06-28 10:47:09 +080061#define CONFIG_VSC7385_ENET
62#define CONFIG_SLIC
63#define __SW_BOOT_MASK 0x03
64#define __SW_BOOT_NOR 0x64
65#define __SW_BOOT_SPI 0x34
66#define __SW_BOOT_SD 0x24
67#define __SW_BOOT_NAND 0x44
68#define __SW_BOOT_PCIE 0x74
69#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu94b383e2014-10-16 10:58:55 +080070/*
71 * Dynamic MTD Partition support with mtdparts
72 */
73#define CONFIG_MTD_DEVICE
74#define CONFIG_MTD_PARTITIONS
Yangbo Lu94b383e2014-10-16 10:58:55 +080075#define CONFIG_FLASH_CFI_MTD
Haijun.Zhang45fdb622013-06-28 10:47:09 +080076#endif
77
York Sunda439db2016-11-17 13:43:18 -080078#if defined(CONFIG_TARGET_P1021RDB)
Scott Woode2c91b92012-08-20 13:16:30 +000079#define CONFIG_BOARDNAME "P1021RDB-PC"
Li Yang14aa71e2011-07-26 09:50:46 -050080#define CONFIG_NAND_FSL_ELBC
Li Yang14aa71e2011-07-26 09:50:46 -050081#define CONFIG_QE
Li Yang14aa71e2011-07-26 09:50:46 -050082#define CONFIG_VSC7385_ENET
83#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
84 addresses in the LBC */
85#define __SW_BOOT_MASK 0x03
86#define __SW_BOOT_NOR 0x5c
87#define __SW_BOOT_SPI 0x1c
88#define __SW_BOOT_SD 0x9c
89#define __SW_BOOT_NAND 0xec
90#define __SW_BOOT_PCIE 0x6c
Scott Wood13d11432012-10-12 18:02:24 -050091#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu94b383e2014-10-16 10:58:55 +080092/*
93 * Dynamic MTD Partition support with mtdparts
94 */
95#define CONFIG_MTD_DEVICE
96#define CONFIG_MTD_PARTITIONS
Yangbo Lu94b383e2014-10-16 10:58:55 +080097#define CONFIG_FLASH_CFI_MTD
Li Yang14aa71e2011-07-26 09:50:46 -050098#endif
99
York Sun4eedabf2016-11-17 13:48:39 -0800100#if defined(CONFIG_TARGET_P1024RDB)
Li Yang14aa71e2011-07-26 09:50:46 -0500101#define CONFIG_BOARDNAME "P1024RDB"
102#define CONFIG_NAND_FSL_ELBC
Li Yang14aa71e2011-07-26 09:50:46 -0500103#define CONFIG_SLIC
Li Yang14aa71e2011-07-26 09:50:46 -0500104#define __SW_BOOT_MASK 0xf3
105#define __SW_BOOT_NOR 0x00
106#define __SW_BOOT_SPI 0x08
107#define __SW_BOOT_SD 0x04
108#define __SW_BOOT_NAND 0x0c
Scott Wood13d11432012-10-12 18:02:24 -0500109#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang14aa71e2011-07-26 09:50:46 -0500110#endif
111
York Sunb0c98b42016-11-17 14:10:14 -0800112#if defined(CONFIG_TARGET_P1025RDB)
Li Yang14aa71e2011-07-26 09:50:46 -0500113#define CONFIG_BOARDNAME "P1025RDB"
114#define CONFIG_NAND_FSL_ELBC
Li Yang14aa71e2011-07-26 09:50:46 -0500115#define CONFIG_QE
116#define CONFIG_SLIC
Li Yang14aa71e2011-07-26 09:50:46 -0500117
118#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
119 addresses in the LBC */
120#define __SW_BOOT_MASK 0xf3
121#define __SW_BOOT_NOR 0x00
122#define __SW_BOOT_SPI 0x08
123#define __SW_BOOT_SD 0x04
124#define __SW_BOOT_NAND 0x0c
Scott Wood13d11432012-10-12 18:02:24 -0500125#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang14aa71e2011-07-26 09:50:46 -0500126#endif
127
York Sun8435aa72016-11-17 14:19:18 -0800128#if defined(CONFIG_TARGET_P2020RDB)
129#define CONFIG_BOARDNAME "P2020RDB-PC"
Li Yang14aa71e2011-07-26 09:50:46 -0500130#define CONFIG_NAND_FSL_ELBC
Li Yang14aa71e2011-07-26 09:50:46 -0500131#define CONFIG_VSC7385_ENET
132#define __SW_BOOT_MASK 0x03
133#define __SW_BOOT_NOR 0xc8
134#define __SW_BOOT_SPI 0x28
135#define __SW_BOOT_SD 0x68 /* or 0x18 */
136#define __SW_BOOT_NAND 0xe8
137#define __SW_BOOT_PCIE 0xa8
Scott Wood13d11432012-10-12 18:02:24 -0500138#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu94b383e2014-10-16 10:58:55 +0800139/*
140 * Dynamic MTD Partition support with mtdparts
141 */
142#define CONFIG_MTD_DEVICE
143#define CONFIG_MTD_PARTITIONS
Yangbo Lu94b383e2014-10-16 10:58:55 +0800144#define CONFIG_FLASH_CFI_MTD
Scott Wood13d11432012-10-12 18:02:24 -0500145#endif
146
Li Yang14aa71e2011-07-26 09:50:46 -0500147#ifdef CONFIG_SDCARD
Ying Zhang3e6e6982013-09-06 17:30:56 +0800148#define CONFIG_SPL_MMC_MINIMAL
149#define CONFIG_SPL_FLUSH_IMAGE
150#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang3e6e6982013-09-06 17:30:56 +0800151#define CONFIG_SYS_TEXT_BASE 0x11001000
152#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhangee4d6512014-01-24 15:50:06 +0800153#define CONFIG_SPL_PAD_TO 0x20000
154#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530155#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang3e6e6982013-09-06 17:30:56 +0800156#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
157#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhangee4d6512014-01-24 15:50:06 +0800158#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang3e6e6982013-09-06 17:30:56 +0800159#define CONFIG_SYS_MPC85XX_NO_RESETVEC
160#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
161#define CONFIG_SPL_MMC_BOOT
162#ifdef CONFIG_SPL_BUILD
163#define CONFIG_SPL_COMMON_INIT_DDR
164#endif
Li Yang14aa71e2011-07-26 09:50:46 -0500165#endif
166
167#ifdef CONFIG_SPIFLASH
Ying Zhangd34e5622013-09-06 17:30:57 +0800168#define CONFIG_SPL_SPI_FLASH_MINIMAL
169#define CONFIG_SPL_FLUSH_IMAGE
170#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangd34e5622013-09-06 17:30:57 +0800171#define CONFIG_SYS_TEXT_BASE 0x11001000
172#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhangee4d6512014-01-24 15:50:06 +0800173#define CONFIG_SPL_PAD_TO 0x20000
174#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530175#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhangd34e5622013-09-06 17:30:57 +0800176#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
177#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhangee4d6512014-01-24 15:50:06 +0800178#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhangd34e5622013-09-06 17:30:57 +0800179#define CONFIG_SYS_MPC85XX_NO_RESETVEC
180#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
181#define CONFIG_SPL_SPI_BOOT
182#ifdef CONFIG_SPL_BUILD
183#define CONFIG_SPL_COMMON_INIT_DDR
184#endif
Li Yang14aa71e2011-07-26 09:50:46 -0500185#endif
186
Scott Wooda796e722012-09-21 16:31:00 -0500187#ifdef CONFIG_NAND
Ying Zhang62c6ef32013-09-06 17:30:58 +0800188#ifdef CONFIG_TPL_BUILD
189#define CONFIG_SPL_NAND_BOOT
190#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang62c6ef32013-09-06 17:30:58 +0800191#define CONFIG_SPL_NAND_INIT
Ying Zhang62c6ef32013-09-06 17:30:58 +0800192#define CONFIG_SPL_COMMON_INIT_DDR
193#define CONFIG_SPL_MAX_SIZE (128 << 10)
194#define CONFIG_SPL_TEXT_BASE 0xf8f81000
195#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530196#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhang62c6ef32013-09-06 17:30:58 +0800197#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
198#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
199#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
200#elif defined(CONFIG_SPL_BUILD)
Scott Wooda796e722012-09-21 16:31:00 -0500201#define CONFIG_SPL_INIT_MINIMAL
Scott Wooda796e722012-09-21 16:31:00 -0500202#define CONFIG_SPL_FLUSH_IMAGE
203#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang62c6ef32013-09-06 17:30:58 +0800204#define CONFIG_SPL_TEXT_BASE 0xff800000
Benoît Thébaudeau6113d3f2013-04-11 09:35:49 +0000205#define CONFIG_SPL_MAX_SIZE 4096
Ying Zhang62c6ef32013-09-06 17:30:58 +0800206#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
207#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
208#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
209#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
210#endif /* not CONFIG_TPL_BUILD */
Scott Wood13d11432012-10-12 18:02:24 -0500211
Ying Zhang62c6ef32013-09-06 17:30:58 +0800212#define CONFIG_SPL_PAD_TO 0x20000
213#define CONFIG_TPL_PAD_TO 0x20000
214#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
215#define CONFIG_SYS_TEXT_BASE 0x11001000
216#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Li Yang14aa71e2011-07-26 09:50:46 -0500217#endif
218
219#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530220#define CONFIG_SYS_TEXT_BASE 0xeff40000
Li Yang14aa71e2011-07-26 09:50:46 -0500221#endif
222
223#ifndef CONFIG_RESET_VECTOR_ADDRESS
224#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
225#endif
226
227#ifndef CONFIG_SYS_MONITOR_BASE
Scott Wooda796e722012-09-21 16:31:00 -0500228#ifdef CONFIG_SPL_BUILD
229#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
230#else
Li Yang14aa71e2011-07-26 09:50:46 -0500231#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
232#endif
Scott Wooda796e722012-09-21 16:31:00 -0500233#endif
Li Yang14aa71e2011-07-26 09:50:46 -0500234
Li Yang14aa71e2011-07-26 09:50:46 -0500235#define CONFIG_MP
236
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400237#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
238#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Li Yang14aa71e2011-07-26 09:50:46 -0500239#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +0000240#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Li Yang14aa71e2011-07-26 09:50:46 -0500241#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
242#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
243
Li Yang14aa71e2011-07-26 09:50:46 -0500244#define CONFIG_TSEC_ENET /* tsec ethernet support */
245#define CONFIG_ENV_OVERWRITE
246
Jerry Huangbefb7d92012-03-11 16:15:04 +0000247#define CONFIG_SATA_SIL
Li Yang14aa71e2011-07-26 09:50:46 -0500248#define CONFIG_SYS_SATA_MAX_DEVICE 2
249#define CONFIG_LIBATA
250#define CONFIG_LBA48
251
York Sun8435aa72016-11-17 14:19:18 -0800252#if defined(CONFIG_TARGET_P2020RDB)
Li Yang14aa71e2011-07-26 09:50:46 -0500253#define CONFIG_SYS_CLK_FREQ 100000000
254#else
255#define CONFIG_SYS_CLK_FREQ 66666666
256#endif
257#define CONFIG_DDR_CLK_FREQ 66666666
258
259#define CONFIG_HWCONFIG
260/*
261 * These can be toggled for performance analysis, otherwise use default.
262 */
263#define CONFIG_L2_CACHE
264#define CONFIG_BTB
265
Li Yang14aa71e2011-07-26 09:50:46 -0500266#define CONFIG_ENABLE_36BIT_PHYS
Li Yang14aa71e2011-07-26 09:50:46 -0500267
268#ifdef CONFIG_PHYS_64BIT
269#define CONFIG_ADDR_MAP 1
270#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
271#endif
272
273#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
274#define CONFIG_SYS_MEMTEST_END 0x1fffffff
275#define CONFIG_PANIC_HANG /* do not reset board on panic */
276
277#define CONFIG_SYS_CCSRBAR 0xffe00000
278#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
279
280/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
281 SPL code*/
Scott Wooda796e722012-09-21 16:31:00 -0500282#ifdef CONFIG_SPL_BUILD
Li Yang14aa71e2011-07-26 09:50:46 -0500283#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
284#endif
285
286/* DDR Setup */
York Sun1ba62f12012-02-29 12:36:51 +0000287#define CONFIG_SYS_DDR_RAW_TIMING
Li Yang14aa71e2011-07-26 09:50:46 -0500288#define CONFIG_DDR_SPD
289#define CONFIG_SYS_SPD_BUS_NUM 1
290#define SPD_EEPROM_ADDRESS 0x52
York Sun6f5e1dc2011-09-16 13:21:35 -0700291#undef CONFIG_FSL_DDR_INTERACTIVE
Li Yang14aa71e2011-07-26 09:50:46 -0500292
York Sunf404b662016-11-17 13:53:33 -0800293#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang14aa71e2011-07-26 09:50:46 -0500294#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
295#define CONFIG_CHIP_SELECTS_PER_CTRL 2
296#else
297#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
298#define CONFIG_CHIP_SELECTS_PER_CTRL 1
299#endif
300#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
301#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
302#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
303
Li Yang14aa71e2011-07-26 09:50:46 -0500304#define CONFIG_DIMM_SLOTS_PER_CTLR 1
305
306/* Default settings for DDR3 */
York Sun8435aa72016-11-17 14:19:18 -0800307#ifndef CONFIG_TARGET_P2020RDB
Li Yang14aa71e2011-07-26 09:50:46 -0500308#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
309#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
310#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
311#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
312#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
313#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
314
315#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
316#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
317#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
318#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
319
320#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
321#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
322#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
323#define CONFIG_SYS_DDR_RCW_1 0x00000000
324#define CONFIG_SYS_DDR_RCW_2 0x00000000
325#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
326#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
327#define CONFIG_SYS_DDR_TIMING_4 0x00220001
328#define CONFIG_SYS_DDR_TIMING_5 0x03402400
329
330#define CONFIG_SYS_DDR_TIMING_3 0x00020000
331#define CONFIG_SYS_DDR_TIMING_0 0x00330004
332#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
333#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
334#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
335#define CONFIG_SYS_DDR_MODE_1 0x40461520
336#define CONFIG_SYS_DDR_MODE_2 0x8000c000
337#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
338#endif
339
340#undef CONFIG_CLOCKS_IN_MHZ
341
342/*
343 * Memory map
344 *
Scott Woodd674bcc2012-10-02 19:35:18 -0500345 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang14aa71e2011-07-26 09:50:46 -0500346 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Woodd674bcc2012-10-02 19:35:18 -0500347 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood13d11432012-10-12 18:02:24 -0500348 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
349 * (early boot only)
Scott Woodd674bcc2012-10-02 19:35:18 -0500350 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
351 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
352 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
353 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang14aa71e2011-07-26 09:50:46 -0500354 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Woodd674bcc2012-10-02 19:35:18 -0500355 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Woodd674bcc2012-10-02 19:35:18 -0500356 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang14aa71e2011-07-26 09:50:46 -0500357 */
358
Li Yang14aa71e2011-07-26 09:50:46 -0500359/*
360 * Local Bus Definitions
361 */
York Sunf404b662016-11-17 13:53:33 -0800362#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang14aa71e2011-07-26 09:50:46 -0500363#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
364#define CONFIG_SYS_FLASH_BASE 0xec000000
York Sune9bc8a82016-11-17 13:53:54 -0800365#elif defined(CONFIG_TARGET_P1020UTM)
Li Yang14aa71e2011-07-26 09:50:46 -0500366#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
367#define CONFIG_SYS_FLASH_BASE 0xee000000
368#else
369#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
370#define CONFIG_SYS_FLASH_BASE 0xef000000
371#endif
372
Li Yang14aa71e2011-07-26 09:50:46 -0500373#ifdef CONFIG_PHYS_64BIT
374#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
375#else
376#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
377#endif
378
Timur Tabi7ee41102012-07-06 07:39:26 +0000379#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang14aa71e2011-07-26 09:50:46 -0500380 | BR_PS_16 | BR_V)
381
382#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
383
384#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
385#define CONFIG_SYS_FLASH_QUIET_TEST
386#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
387
388#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
389
390#undef CONFIG_SYS_FLASH_CHECKSUM
391#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
392#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
393
394#define CONFIG_FLASH_CFI_DRIVER
395#define CONFIG_SYS_FLASH_CFI
396#define CONFIG_SYS_FLASH_EMPTY_INFO
397#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
398
399/* Nand Flash */
400#ifdef CONFIG_NAND_FSL_ELBC
401#define CONFIG_SYS_NAND_BASE 0xff800000
402#ifdef CONFIG_PHYS_64BIT
403#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
404#else
405#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
406#endif
407
408#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
409#define CONFIG_SYS_MAX_NAND_DEVICE 1
York Sunf404b662016-11-17 13:53:33 -0800410#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhang45fdb622013-06-28 10:47:09 +0800411#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
412#else
Li Yang14aa71e2011-07-26 09:50:46 -0500413#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
Haijun.Zhang45fdb622013-06-28 10:47:09 +0800414#endif
Li Yang14aa71e2011-07-26 09:50:46 -0500415
Timur Tabi7ee41102012-07-06 07:39:26 +0000416#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang14aa71e2011-07-26 09:50:46 -0500417 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
418 | BR_PS_8 /* Port Size = 8 bit */ \
419 | BR_MS_FCM /* MSEL = FCM */ \
420 | BR_V) /* valid */
York Sunf404b662016-11-17 13:53:33 -0800421#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhang45fdb622013-06-28 10:47:09 +0800422#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
423 | OR_FCM_PGS /* Large Page*/ \
424 | OR_FCM_CSCT \
425 | OR_FCM_CST \
426 | OR_FCM_CHT \
427 | OR_FCM_SCY_1 \
428 | OR_FCM_TRLX \
429 | OR_FCM_EHTR)
430#else
Li Yang14aa71e2011-07-26 09:50:46 -0500431#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
432 | OR_FCM_CSCT \
433 | OR_FCM_CST \
434 | OR_FCM_CHT \
435 | OR_FCM_SCY_1 \
436 | OR_FCM_TRLX \
437 | OR_FCM_EHTR)
Haijun.Zhang45fdb622013-06-28 10:47:09 +0800438#endif
Li Yang14aa71e2011-07-26 09:50:46 -0500439#endif /* CONFIG_NAND_FSL_ELBC */
440
441#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
442
443#define CONFIG_SYS_INIT_RAM_LOCK
444#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
445#ifdef CONFIG_PHYS_64BIT
446#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
447#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
448/* The assembler doesn't like typecast */
449#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
450 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
451 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
452#else
453/* Initial L1 address */
454#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
455#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
456#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
457#endif
458/* Size of used area in RAM */
459#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
460
461#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
462 GENERATED_GBL_DATA_SIZE)
463#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
464
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530465#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang14aa71e2011-07-26 09:50:46 -0500466#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
467
468#define CONFIG_SYS_CPLD_BASE 0xffa00000
469#ifdef CONFIG_PHYS_64BIT
470#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
471#else
472#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
473#endif
474/* CPLD config size: 1Mb */
475#define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
476 BR_PS_8 | BR_V)
477#define CONFIG_CPLD_OR_PRELIM (0xfff009f7)
478
479#define CONFIG_SYS_PMC_BASE 0xff980000
480#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
481#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
482 BR_PS_8 | BR_V)
483#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
484 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
485 OR_GPCM_EAD)
486
Scott Wooda796e722012-09-21 16:31:00 -0500487#ifdef CONFIG_NAND
Li Yang14aa71e2011-07-26 09:50:46 -0500488#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
489#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
490#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
491#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
492#else
493#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
494#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
495#ifdef CONFIG_NAND_FSL_ELBC
496#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
497#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
498#endif
499#endif
500#define CONFIG_SYS_BR3_PRELIM CONFIG_CPLD_BR_PRELIM /* CPLD Base Address */
501#define CONFIG_SYS_OR3_PRELIM CONFIG_CPLD_OR_PRELIM /* CPLD Options */
502
Li Yang14aa71e2011-07-26 09:50:46 -0500503/* Vsc7385 switch */
504#ifdef CONFIG_VSC7385_ENET
505#define CONFIG_SYS_VSC7385_BASE 0xffb00000
506
507#ifdef CONFIG_PHYS_64BIT
508#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
509#else
510#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
511#endif
512
513#define CONFIG_SYS_VSC7385_BR_PRELIM \
514 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
515#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
516 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
517 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
518
519#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_VSC7385_BR_PRELIM
520#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_VSC7385_OR_PRELIM
521
522/* The size of the VSC7385 firmware image */
523#define CONFIG_VSC7385_IMAGE_SIZE 8192
524#endif
525
Ying Zhang3e6e6982013-09-06 17:30:56 +0800526/*
527 * Config the L2 Cache as L2 SRAM
528*/
529#if defined(CONFIG_SPL_BUILD)
Ying Zhangd34e5622013-09-06 17:30:57 +0800530#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang3e6e6982013-09-06 17:30:56 +0800531#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
532#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
533#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
534#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang3e6e6982013-09-06 17:30:56 +0800535#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang5a89fa92014-01-24 15:50:07 +0800536#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
537#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
538#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
York Sun8435aa72016-11-17 14:19:18 -0800539#if defined(CONFIG_TARGET_P2020RDB)
Ying Zhang5a89fa92014-01-24 15:50:07 +0800540#define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
541#else
542#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
543#endif
Ying Zhang62c6ef32013-09-06 17:30:58 +0800544#elif defined(CONFIG_NAND)
545#ifdef CONFIG_TPL_BUILD
546#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
547#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
548#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
549#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
550#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
551#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
552#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
553#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
554#else
555#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
556#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
557#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
558#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
559#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
560#endif /* CONFIG_TPL_BUILD */
Ying Zhang3e6e6982013-09-06 17:30:56 +0800561#endif
562#endif
563
Li Yang14aa71e2011-07-26 09:50:46 -0500564/* Serial Port - controlled on board with jumper J8
565 * open - index 2
566 * shorted - index 1
567 */
568#define CONFIG_CONS_INDEX 1
569#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang14aa71e2011-07-26 09:50:46 -0500570#define CONFIG_SYS_NS16550_SERIAL
571#define CONFIG_SYS_NS16550_REG_SIZE 1
572#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang3e6e6982013-09-06 17:30:56 +0800573#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Li Yang14aa71e2011-07-26 09:50:46 -0500574#define CONFIG_NS16550_MIN_FUNCTIONS
575#endif
576
577#define CONFIG_SYS_BAUDRATE_TABLE \
578 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
579
580#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
581#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
582
Li Yang14aa71e2011-07-26 09:50:46 -0500583/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200584#define CONFIG_SYS_I2C
585#define CONFIG_SYS_I2C_FSL
586#define CONFIG_SYS_FSL_I2C_SPEED 400000
587#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
588#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
589#define CONFIG_SYS_FSL_I2C2_SPEED 400000
590#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
591#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
592#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Li Yang14aa71e2011-07-26 09:50:46 -0500593#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Li Yang14aa71e2011-07-26 09:50:46 -0500594#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
595
596/*
597 * I2C2 EEPROM
598 */
599#undef CONFIG_ID_EEPROM
600
601#define CONFIG_RTC_PT7C4338
602#define CONFIG_SYS_I2C_RTC_ADDR 0x68
603#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
604
605/* enable read and write access to EEPROM */
Li Yang14aa71e2011-07-26 09:50:46 -0500606#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
607#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
608#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
609
610/*
611 * eSPI - Enhanced SPI
612 */
613#define CONFIG_HARD_SPI
Li Yang14aa71e2011-07-26 09:50:46 -0500614
615#if defined(CONFIG_SPI_FLASH)
Li Yang14aa71e2011-07-26 09:50:46 -0500616#define CONFIG_SF_DEFAULT_SPEED 10000000
617#define CONFIG_SF_DEFAULT_MODE 0
618#endif
619
620#if defined(CONFIG_PCI)
621/*
622 * General PCI
623 * Memory space is mapped 1-1, but I/O space must start from 0.
624 */
625
626/* controller 2, direct to uli, tgtid 2, Base address 9000 */
627#define CONFIG_SYS_PCIE2_NAME "PCIe SLOT"
628#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
629#ifdef CONFIG_PHYS_64BIT
630#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
631#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
632#else
633#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
634#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
635#endif
636#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
637#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
638#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
639#ifdef CONFIG_PHYS_64BIT
640#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
641#else
642#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
643#endif
644#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
645
646/* controller 1, Slot 2, tgtid 1, Base address a000 */
647#define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
648#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
649#ifdef CONFIG_PHYS_64BIT
650#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
651#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
652#else
653#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
654#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
655#endif
656#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
657#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
658#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
659#ifdef CONFIG_PHYS_64BIT
660#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
661#else
662#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
663#endif
664#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
665
Li Yang14aa71e2011-07-26 09:50:46 -0500666#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Li Yang14aa71e2011-07-26 09:50:46 -0500667#endif /* CONFIG_PCI */
668
669#if defined(CONFIG_TSEC_ENET)
Li Yang14aa71e2011-07-26 09:50:46 -0500670#define CONFIG_MII /* MII PHY management */
671#define CONFIG_TSEC1
672#define CONFIG_TSEC1_NAME "eTSEC1"
673#define CONFIG_TSEC2
674#define CONFIG_TSEC2_NAME "eTSEC2"
675#define CONFIG_TSEC3
676#define CONFIG_TSEC3_NAME "eTSEC3"
677
678#define TSEC1_PHY_ADDR 2
679#define TSEC2_PHY_ADDR 0
680#define TSEC3_PHY_ADDR 1
681
682#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
683#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
684#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
685
686#define TSEC1_PHYIDX 0
687#define TSEC2_PHYIDX 0
688#define TSEC3_PHYIDX 0
689
690#define CONFIG_ETHPRIME "eTSEC1"
691
Li Yang14aa71e2011-07-26 09:50:46 -0500692#define CONFIG_HAS_ETH0
693#define CONFIG_HAS_ETH1
694#define CONFIG_HAS_ETH2
695#endif /* CONFIG_TSEC_ENET */
696
697#ifdef CONFIG_QE
698/* QE microcode/firmware address */
Timur Tabif2717b42011-11-22 09:21:25 -0600699#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800700#define CONFIG_SYS_QE_FW_ADDR 0xefec0000
Timur Tabif2717b42011-11-22 09:21:25 -0600701#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
Li Yang14aa71e2011-07-26 09:50:46 -0500702#endif /* CONFIG_QE */
703
York Sunb0c98b42016-11-17 14:10:14 -0800704#ifdef CONFIG_TARGET_P1025RDB
Li Yang14aa71e2011-07-26 09:50:46 -0500705/*
706 * QE UEC ethernet configuration
707 */
708#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
709
710#undef CONFIG_UEC_ETH
711#define CONFIG_PHY_MODE_NEED_CHANGE
712
713#define CONFIG_UEC_ETH1 /* ETH1 */
714#define CONFIG_HAS_ETH0
715
716#ifdef CONFIG_UEC_ETH1
717#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
718#define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
719#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
720#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
721#define CONFIG_SYS_UEC1_PHY_ADDR 0x0 /* 0x0 for MII */
722#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
723#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
724#endif /* CONFIG_UEC_ETH1 */
725
726#define CONFIG_UEC_ETH5 /* ETH5 */
727#define CONFIG_HAS_ETH1
728
729#ifdef CONFIG_UEC_ETH5
730#define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
731#define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
732#define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
733#define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
734#define CONFIG_SYS_UEC5_PHY_ADDR 0x3 /* 0x3 for RMII */
735#define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
736#define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
737#endif /* CONFIG_UEC_ETH5 */
York Sunb0c98b42016-11-17 14:10:14 -0800738#endif /* CONFIG_TARGET_P1025RDB */
Li Yang14aa71e2011-07-26 09:50:46 -0500739
740/*
741 * Environment
742 */
Ying Zhangd34e5622013-09-06 17:30:57 +0800743#ifdef CONFIG_SPIFLASH
Li Yang14aa71e2011-07-26 09:50:46 -0500744#define CONFIG_ENV_SPI_BUS 0
745#define CONFIG_ENV_SPI_CS 0
746#define CONFIG_ENV_SPI_MAX_HZ 10000000
747#define CONFIG_ENV_SPI_MODE 0
748#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
749#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
750#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhang3e6e6982013-09-06 17:30:56 +0800751#elif defined(CONFIG_SDCARD)
Fabio Estevam4394d0c2012-01-11 09:20:50 +0000752#define CONFIG_FSL_FIXED_MMC_LOCATION
Li Yang14aa71e2011-07-26 09:50:46 -0500753#define CONFIG_ENV_SIZE 0x2000
754#define CONFIG_SYS_MMC_ENV_DEV 0
Scott Wooda796e722012-09-21 16:31:00 -0500755#elif defined(CONFIG_NAND)
Ying Zhang62c6ef32013-09-06 17:30:58 +0800756#ifdef CONFIG_TPL_BUILD
757#define CONFIG_ENV_SIZE 0x2000
758#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
759#else
Li Yang14aa71e2011-07-26 09:50:46 -0500760#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhang62c6ef32013-09-06 17:30:58 +0800761#endif
Ying Zhang62c6ef32013-09-06 17:30:58 +0800762#define CONFIG_ENV_OFFSET (1024 * 1024)
Li Yang14aa71e2011-07-26 09:50:46 -0500763#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Scott Wooda796e722012-09-21 16:31:00 -0500764#elif defined(CONFIG_SYS_RAMBOOT)
Li Yang14aa71e2011-07-26 09:50:46 -0500765#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
766#define CONFIG_ENV_SIZE 0x2000
Li Yang14aa71e2011-07-26 09:50:46 -0500767#else
Li Yang14aa71e2011-07-26 09:50:46 -0500768#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Li Yang14aa71e2011-07-26 09:50:46 -0500769#define CONFIG_ENV_SIZE 0x2000
770#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
771#endif
772
773#define CONFIG_LOADS_ECHO /* echo on for serial download */
774#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
775
776/*
Li Yang14aa71e2011-07-26 09:50:46 -0500777 * USB
778 */
779#define CONFIG_HAS_FSL_DR_USB
780
781#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Rini8850c5d2017-05-12 22:33:27 -0400782#ifdef CONFIG_USB_EHCI_HCD
Li Yang14aa71e2011-07-26 09:50:46 -0500783#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
784#define CONFIG_USB_EHCI_FSL
Li Yang14aa71e2011-07-26 09:50:46 -0500785#endif
786#endif
787
York Sunf404b662016-11-17 13:53:33 -0800788#if defined(CONFIG_TARGET_P1020RDB_PD)
ramneek mehresh80ba6a62014-05-13 15:36:07 +0530789#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
790#endif
791
Li Yang14aa71e2011-07-26 09:50:46 -0500792#ifdef CONFIG_MMC
793#define CONFIG_FSL_ESDHC
794#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang14aa71e2011-07-26 09:50:46 -0500795#endif
796
Li Yang14aa71e2011-07-26 09:50:46 -0500797#undef CONFIG_WATCHDOG /* watchdog disabled */
798
799/*
800 * Miscellaneous configurable options
801 */
802#define CONFIG_SYS_LONGHELP /* undef to save memory */
803#define CONFIG_CMDLINE_EDITING /* Command-line editing */
804#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Li Yang14aa71e2011-07-26 09:50:46 -0500805
806/*
807 * For booting Linux, the board info and command line data
808 * have to be in the first 64 MB of memory, since this is
809 * the maximum mapped by the Linux kernel during initialization.
810 */
811#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
812#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
813
814#if defined(CONFIG_CMD_KGDB)
815#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Li Yang14aa71e2011-07-26 09:50:46 -0500816#endif
817
818/*
819 * Environment Configuration
820 */
821#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000822#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000823#define CONFIG_BOOTFILE "uImage"
Li Yang14aa71e2011-07-26 09:50:46 -0500824#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
825
826/* default location for tftp and bootm */
827#define CONFIG_LOADADDR 1000000
828
Li Yang14aa71e2011-07-26 09:50:46 -0500829#ifdef __SW_BOOT_NOR
830#define __NOR_RST_CMD \
831norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
832i2c mw 18 3 __SW_BOOT_MASK 1; reset
833#endif
834#ifdef __SW_BOOT_SPI
835#define __SPI_RST_CMD \
836spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
837i2c mw 18 3 __SW_BOOT_MASK 1; reset
838#endif
839#ifdef __SW_BOOT_SD
840#define __SD_RST_CMD \
841sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
842i2c mw 18 3 __SW_BOOT_MASK 1; reset
843#endif
844#ifdef __SW_BOOT_NAND
845#define __NAND_RST_CMD \
846nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
847i2c mw 18 3 __SW_BOOT_MASK 1; reset
848#endif
849#ifdef __SW_BOOT_PCIE
850#define __PCIE_RST_CMD \
851pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
852i2c mw 18 3 __SW_BOOT_MASK 1; reset
853#endif
854
855#define CONFIG_EXTRA_ENV_SETTINGS \
856"netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200857"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang14aa71e2011-07-26 09:50:46 -0500858"loadaddr=1000000\0" \
859"bootfile=uImage\0" \
860"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200861 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
862 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
863 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
864 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
865 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang14aa71e2011-07-26 09:50:46 -0500866"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
867"consoledev=ttyS0\0" \
868"ramdiskaddr=2000000\0" \
869"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500870"fdtaddr=1e00000\0" \
Li Yang14aa71e2011-07-26 09:50:46 -0500871"bdev=sda1\0" \
872"jffs2nor=mtdblock3\0" \
873"norbootaddr=ef080000\0" \
874"norfdtaddr=ef040000\0" \
875"jffs2nand=mtdblock9\0" \
876"nandbootaddr=100000\0" \
877"nandfdtaddr=80000\0" \
878"ramdisk_size=120000\0" \
879"map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
880"map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200881__stringify(__NOR_RST_CMD)"\0" \
882__stringify(__SPI_RST_CMD)"\0" \
883__stringify(__SD_RST_CMD)"\0" \
884__stringify(__NAND_RST_CMD)"\0" \
885__stringify(__PCIE_RST_CMD)"\0"
Li Yang14aa71e2011-07-26 09:50:46 -0500886
887#define CONFIG_NFSBOOTCOMMAND \
888"setenv bootargs root=/dev/nfs rw " \
889"nfsroot=$serverip:$rootpath " \
890"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
891"console=$consoledev,$baudrate $othbootargs;" \
892"tftp $loadaddr $bootfile;" \
893"tftp $fdtaddr $fdtfile;" \
894"bootm $loadaddr - $fdtaddr"
895
896#define CONFIG_HDBOOT \
897"setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
898"console=$consoledev,$baudrate $othbootargs;" \
899"usb start;" \
900"ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
901"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
902"bootm $loadaddr - $fdtaddr"
903
904#define CONFIG_USB_FAT_BOOT \
905"setenv bootargs root=/dev/ram rw " \
906"console=$consoledev,$baudrate $othbootargs " \
907"ramdisk_size=$ramdisk_size;" \
908"usb start;" \
909"fatload usb 0:2 $loadaddr $bootfile;" \
910"fatload usb 0:2 $fdtaddr $fdtfile;" \
911"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
912"bootm $loadaddr $ramdiskaddr $fdtaddr"
913
914#define CONFIG_USB_EXT2_BOOT \
915"setenv bootargs root=/dev/ram rw " \
916"console=$consoledev,$baudrate $othbootargs " \
917"ramdisk_size=$ramdisk_size;" \
918"usb start;" \
919"ext2load usb 0:4 $loadaddr $bootfile;" \
920"ext2load usb 0:4 $fdtaddr $fdtfile;" \
921"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
922"bootm $loadaddr $ramdiskaddr $fdtaddr"
923
924#define CONFIG_NORBOOT \
925"setenv bootargs root=/dev/$jffs2nor rw " \
926"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
927"bootm $norbootaddr - $norfdtaddr"
928
929#define CONFIG_RAMBOOTCOMMAND \
930"setenv bootargs root=/dev/ram rw " \
931"console=$consoledev,$baudrate $othbootargs " \
932"ramdisk_size=$ramdisk_size;" \
933"tftp $ramdiskaddr $ramdiskfile;" \
934"tftp $loadaddr $bootfile;" \
935"tftp $fdtaddr $fdtfile;" \
936"bootm $loadaddr $ramdiskaddr $fdtaddr"
937
938#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
939
940#endif /* __CONFIG_H */