blob: 2cd5db7c59b852a05a4f69f388406bf5ddadc4b2 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Kumar Galaa09b9b62010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthout29372ff2007-07-27 01:50:47 -05003 *
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <watchdog.h>
31#include <asm/processor.h>
32#include <ioports.h>
Kumar Galaf54fe872010-04-20 10:21:25 -050033#include <sata.h>
Kumar Galac916d7c2011-04-13 08:37:44 -050034#include <fm_eth.h>
wdenk42d1f032003-10-15 23:53:47 +000035#include <asm/io.h>
Kumar Galafd3c9be2010-05-05 22:35:27 -050036#include <asm/cache.h>
Kumar Gala87163182008-01-16 22:38:34 -060037#include <asm/mmu.h>
Kumar Gala83d40df2008-01-16 01:13:58 -060038#include <asm/fsl_law.h>
Kumar Galaf54fe872010-04-20 10:21:25 -050039#include <asm/fsl_serdes.h>
Liu Gang5ffa88e2012-03-08 00:33:17 +000040#include <asm/fsl_srio.h>
Timur Tabifbc20aa2011-11-21 17:10:23 -060041#include <linux/compiler.h>
Kumar Galaec2b74f2008-01-17 16:48:33 -060042#include "mp.h"
Timur Tabif2717b42011-11-22 09:21:25 -060043#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wanga7b1e1b2011-02-07 16:14:15 -050044#include <nand.h>
45#include <errno.h>
46#endif
wdenk42d1f032003-10-15 23:53:47 +000047
Timur Tabifbc20aa2011-11-21 17:10:23 -060048#include "../../../../drivers/block/fsl_sata.h"
49
Wolfgang Denkd87080b2006-03-31 18:32:53 +020050DECLARE_GLOBAL_DATA_PTR;
51
Andy Flemingda9d4612007-08-14 00:14:25 -050052#ifdef CONFIG_QE
53extern qe_iop_conf_t qe_iop_conf_tab[];
54extern void qe_config_iopin(u8 port, u8 pin, int dir,
55 int open_drain, int assign);
56extern void qe_init(uint qe_base);
57extern void qe_reset(void);
58
59static void config_qe_ioports(void)
60{
61 u8 port, pin;
62 int dir, open_drain, assign;
63 int i;
64
65 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
66 port = qe_iop_conf_tab[i].port;
67 pin = qe_iop_conf_tab[i].pin;
68 dir = qe_iop_conf_tab[i].dir;
69 open_drain = qe_iop_conf_tab[i].open_drain;
70 assign = qe_iop_conf_tab[i].assign;
71 qe_config_iopin(port, pin, dir, open_drain, assign);
72 }
73}
74#endif
Matthew McClintock40d5fa32006-06-28 10:43:36 -050075
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050076#ifdef CONFIG_CPM2
Kumar Galaaafeefb2007-11-28 00:36:33 -060077void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk42d1f032003-10-15 23:53:47 +000078{
79 int portnum;
80
81 for (portnum = 0; portnum < 4; portnum++) {
82 uint pmsk = 0,
83 ppar = 0,
84 psor = 0,
85 pdir = 0,
86 podr = 0,
87 pdat = 0;
88 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
89 iop_conf_t *eiopc = iopc + 32;
90 uint msk = 1;
91
92 /*
93 * NOTE:
94 * index 0 refers to pin 31,
95 * index 31 refers to pin 0
96 */
97 while (iopc < eiopc) {
98 if (iopc->conf) {
99 pmsk |= msk;
100 if (iopc->ppar)
101 ppar |= msk;
102 if (iopc->psor)
103 psor |= msk;
104 if (iopc->pdir)
105 pdir |= msk;
106 if (iopc->podr)
107 podr |= msk;
108 if (iopc->pdat)
109 pdat |= msk;
110 }
111
112 msk <<= 1;
113 iopc++;
114 }
115
116 if (pmsk != 0) {
Kumar Galaaafeefb2007-11-28 00:36:33 -0600117 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk42d1f032003-10-15 23:53:47 +0000118 uint tpmsk = ~pmsk;
119
120 /*
121 * the (somewhat confused) paragraph at the
122 * bottom of page 35-5 warns that there might
123 * be "unknown behaviour" when programming
124 * PSORx and PDIRx, if PPARx = 1, so I
125 * decided this meant I had to disable the
126 * dedicated function first, and enable it
127 * last.
128 */
129 iop->ppar &= tpmsk;
130 iop->psor = (iop->psor & tpmsk) | psor;
131 iop->podr = (iop->podr & tpmsk) | podr;
132 iop->pdat = (iop->pdat & tpmsk) | pdat;
133 iop->pdir = (iop->pdir & tpmsk) | pdir;
134 iop->ppar |= ppar;
135 }
136 }
137}
138#endif
139
Kumar Gala6aba33e2009-03-19 03:40:08 -0500140#ifdef CONFIG_SYS_FSL_CPC
141static void enable_cpc(void)
142{
143 int i;
144 u32 size = 0;
145
146 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
147
148 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
149 u32 cpccfg0 = in_be32(&cpc->cpccfg0);
150 size += CPC_CFG0_SZ_K(cpccfg0);
Shaohui Xie2a9fab82011-03-16 10:10:32 +0800151#ifdef CONFIG_RAMBOOT_PBL
152 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
153 /* find and disable LAW of SRAM */
154 struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
155
156 if (law.index == -1) {
157 printf("\nFatal error happened\n");
158 return;
159 }
160 disable_law(law.index);
161
162 clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
163 out_be32(&cpc->cpccsr0, 0);
164 out_be32(&cpc->cpcsrcr0, 0);
165 }
166#endif
Kumar Gala6aba33e2009-03-19 03:40:08 -0500167
Kumar Gala1d2c2a62011-01-13 01:54:01 -0600168#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
169 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
170#endif
Kumar Gala868da592011-01-13 01:56:18 -0600171#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
172 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
173#endif
Kumar Gala1d2c2a62011-01-13 01:54:01 -0600174
Kumar Gala6aba33e2009-03-19 03:40:08 -0500175 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
176 /* Read back to sync write */
177 in_be32(&cpc->cpccsr0);
178
179 }
180
181 printf("Corenet Platform Cache: %d KB enabled\n", size);
182}
183
184void invalidate_cpc(void)
185{
186 int i;
187 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
188
189 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie2a9fab82011-03-16 10:10:32 +0800190 /* skip CPC when it used as all SRAM */
191 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
192 continue;
Kumar Gala6aba33e2009-03-19 03:40:08 -0500193 /* Flash invalidate the CPC and clear all the locks */
194 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
195 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
196 ;
197 }
198}
199#else
200#define enable_cpc()
201#define invalidate_cpc()
202#endif /* CONFIG_SYS_FSL_CPC */
203
wdenk42d1f032003-10-15 23:53:47 +0000204/*
205 * Breathe some life into the CPU...
206 *
207 * Set up the memory map
208 * initialize a bunch of registers
209 */
210
Kumar Gala3c2a67e2009-09-17 01:52:37 -0500211#ifdef CONFIG_FSL_CORENET
212static void corenet_tb_init(void)
213{
214 volatile ccsr_rcpm_t *rcpm =
215 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
216 volatile ccsr_pic_t *pic =
Kim Phillips680c6132010-08-09 18:39:57 -0500217 (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala3c2a67e2009-09-17 01:52:37 -0500218 u32 whoami = in_be32(&pic->whoami);
219
220 /* Enable the timebase register for this core */
221 out_be32(&rcpm->ctbenrl, (1 << whoami));
222}
223#endif
224
wdenk42d1f032003-10-15 23:53:47 +0000225void cpu_init_f (void)
226{
wdenk42d1f032003-10-15 23:53:47 +0000227 extern void m8560_cpm_reset (void);
Stephen Georgef110fe92011-07-20 09:47:26 -0500228#ifdef CONFIG_SYS_DCSRBAR_PHYS
229 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
230#endif
Ruchika Gupta7065b7d2010-12-15 17:02:08 +0000231#if defined(CONFIG_SECURE_BOOT)
232 struct law_entry law;
233#endif
Peter Tysera2cd50e2008-11-11 10:17:10 -0600234#ifdef CONFIG_MPC8548
235 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
236 uint svr = get_svr();
237
238 /*
239 * CPU2 errata workaround: A core hang possible while executing
240 * a msync instruction and a snoopable transaction from an I/O
241 * master tagged to make quick forward progress is present.
242 * Fixed in silicon rev 2.1.
243 */
244 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
245 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
246#endif
wdenk42d1f032003-10-15 23:53:47 +0000247
Kumar Gala87163182008-01-16 22:38:34 -0600248 disable_tlb(14);
249 disable_tlb(15);
250
Ruchika Gupta7065b7d2010-12-15 17:02:08 +0000251#if defined(CONFIG_SECURE_BOOT)
252 /* Disable the LAW created for NOR flash by the PBI commands */
253 law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
254 if (law.index != -1)
255 disable_law(law.index);
256#endif
257
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500258#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000260#endif
261
Becky Brucef51cdaf2010-06-17 11:37:20 -0500262 init_early_memctl_regs();
wdenk42d1f032003-10-15 23:53:47 +0000263
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500264#if defined(CONFIG_CPM2)
wdenk42d1f032003-10-15 23:53:47 +0000265 m8560_cpm_reset();
266#endif
Andy Flemingda9d4612007-08-14 00:14:25 -0500267#ifdef CONFIG_QE
268 /* Config QE ioports */
269 config_qe_ioports();
270#endif
Peter Tyser79f43332009-06-30 17:15:47 -0500271#if defined(CONFIG_FSL_DMA)
272 dma_init();
273#endif
Kumar Gala3c2a67e2009-09-17 01:52:37 -0500274#ifdef CONFIG_FSL_CORENET
275 corenet_tb_init();
276#endif
Kumar Gala94e94112009-11-12 10:26:16 -0600277 init_used_tlb_cams();
Kumar Gala6aba33e2009-03-19 03:40:08 -0500278
279 /* Invalidate the CPC before DDR gets enabled */
280 invalidate_cpc();
Stephen Georgef110fe92011-07-20 09:47:26 -0500281
282 #ifdef CONFIG_SYS_DCSRBAR_PHYS
283 /* set DCSRCR so that DCSR space is 1G */
284 setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
285 in_be32(&gur->dcsrcr);
286#endif
287
wdenk42d1f032003-10-15 23:53:47 +0000288}
289
Kumar Gala35079aa2010-12-15 03:50:47 -0600290/* Implement a dummy function for those platforms w/o SERDES */
291static void __fsl_serdes__init(void)
292{
293 return ;
294}
295__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500296
wdenk42d1f032003-10-15 23:53:47 +0000297/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500298 * Initialize L2 as cache.
299 *
300 * The newer 8548, etc, parts have twice as much cache, but
301 * use the same bit-encoding as the older 8555, etc, parts.
302 *
wdenk42d1f032003-10-15 23:53:47 +0000303 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500304int cpu_init_r(void)
wdenk42d1f032003-10-15 23:53:47 +0000305{
Timur Tabifbc20aa2011-11-21 17:10:23 -0600306 __maybe_unused u32 svr = get_svr();
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500307#ifdef CONFIG_SYS_LBC_LCRR
Becky Brucef51cdaf2010-06-17 11:37:20 -0500308 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500309#endif
310
Kumar Galafd3c9be2010-05-05 22:35:27 -0500311#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22)
312 flush_dcache();
313 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
314 sync();
315#endif
316
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200317 puts ("L2: ");
318
wdenk42d1f032003-10-15 23:53:47 +0000319#if defined(CONFIG_L2_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320 volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500321 volatile uint cache_ctl;
Timur Tabifbc20aa2011-11-21 17:10:23 -0600322 uint ver;
Kumar Gala73f15a02008-07-14 14:07:00 -0500323 u32 l2siz_field;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500324
Kumar Galaf3e04bd2008-04-08 10:45:50 -0500325 ver = SVR_SOC_VER(svr);
wdenk42d1f032003-10-15 23:53:47 +0000326
327 asm("msync;isync");
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500328 cache_ctl = l2cache->l2ctl;
Mingkai Hu7da53352009-09-11 14:19:10 +0800329
330#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
331 if (cache_ctl & MPC85xx_L2CTL_L2E) {
332 /* Clear L2 SRAM memory-mapped base address */
333 out_be32(&l2cache->l2srbar0, 0x0);
334 out_be32(&l2cache->l2srbar1, 0x0);
335
336 /* set MBECCDIS=0, SBECCDIS=0 */
337 clrbits_be32(&l2cache->l2errdis,
338 (MPC85xx_L2ERRDIS_MBECC |
339 MPC85xx_L2ERRDIS_SBECC));
340
341 /* set L2E=0, L2SRAM=0 */
342 clrbits_be32(&l2cache->l2ctl,
343 (MPC85xx_L2CTL_L2E |
344 MPC85xx_L2CTL_L2SRAM_ENTIRE));
345 }
346#endif
347
Kumar Gala73f15a02008-07-14 14:07:00 -0500348 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500349
Kumar Gala73f15a02008-07-14 14:07:00 -0500350 switch (l2siz_field) {
351 case 0x0:
352 printf(" unknown size (0x%08x)\n", cache_ctl);
353 return -1;
354 break;
355 case 0x1:
356 if (ver == SVR_8540 || ver == SVR_8560 ||
357 ver == SVR_8541 || ver == SVR_8541_E ||
358 ver == SVR_8555 || ver == SVR_8555_E) {
359 puts("128 KB ");
360 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
361 cache_ctl = 0xc4000000;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500362 } else {
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200363 puts("256 KB ");
Ed Swarthout29372ff2007-07-27 01:50:47 -0500364 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
365 }
366 break;
Kumar Gala73f15a02008-07-14 14:07:00 -0500367 case 0x2:
368 if (ver == SVR_8540 || ver == SVR_8560 ||
369 ver == SVR_8541 || ver == SVR_8541_E ||
370 ver == SVR_8555 || ver == SVR_8555_E) {
371 puts("256 KB ");
372 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
373 cache_ctl = 0xc8000000;
374 } else {
375 puts ("512 KB ");
376 /* set L2E=1, L2I=1, & L2SRAM=0 */
377 cache_ctl = 0xc0000000;
378 }
379 break;
380 case 0x3:
381 puts("1024 KB ");
382 /* set L2E=1, L2I=1, & L2SRAM=0 */
383 cache_ctl = 0xc0000000;
384 break;
Jon Loeligerd65cfe82005-07-25 10:58:39 -0500385 }
386
Mingkai Hu76b474e2009-08-18 15:37:15 +0800387 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200388 puts("already enabled");
Haiying Wang888279b2010-12-01 10:35:30 -0500389#if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
Kumar Galae4c9a352011-11-09 09:56:41 -0600390 u32 l2srbar = l2cache->l2srbar0;
Mingkai Hu76b474e2009-08-18 15:37:15 +0800391 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
392 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthout29372ff2007-07-27 01:50:47 -0500394 l2cache->l2srbar0 = l2srbar;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395 printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthout29372ff2007-07-27 01:50:47 -0500396 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthout29372ff2007-07-27 01:50:47 -0500398 puts("\n");
399 } else {
400 asm("msync;isync");
401 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
402 asm("msync;isync");
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200403 puts("enabled\n");
Ed Swarthout29372ff2007-07-27 01:50:47 -0500404 }
Kumar Gala1b3e4042009-03-19 09:16:10 -0500405#elif defined(CONFIG_BACKSIDE_L2_CACHE)
Timur Tabifbc20aa2011-11-21 17:10:23 -0600406 if ((SVR_SOC_VER(svr) == SVR_P2040) ||
407 (SVR_SOC_VER(svr) == SVR_P2040_E)) {
Kumar Galaacf3f8d2011-07-21 00:20:21 -0500408 puts("N/A\n");
409 goto skip_l2;
410 }
411
Kumar Gala1b3e4042009-03-19 09:16:10 -0500412 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
413
414 /* invalidate the L2 cache */
Kumar Gala25bacf72009-09-22 15:45:44 -0500415 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
416 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Gala1b3e4042009-03-19 09:16:10 -0500417 ;
418
Kumar Gala82fd1f82009-03-19 02:53:01 -0500419#ifdef CONFIG_SYS_CACHE_STASHING
420 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
421 mtspr(SPRN_L2CSR1, (32 + 1));
422#endif
423
Kumar Gala1b3e4042009-03-19 09:16:10 -0500424 /* enable the cache */
425 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
426
Dave Liu654ea1f2009-10-22 00:10:23 -0500427 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
428 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
429 ;
Kumar Gala1b3e4042009-03-19 09:16:10 -0500430 printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
Dave Liu654ea1f2009-10-22 00:10:23 -0500431 }
Kumar Galaacf3f8d2011-07-21 00:20:21 -0500432
433skip_l2:
wdenk42d1f032003-10-15 23:53:47 +0000434#else
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200435 puts("disabled\n");
wdenk42d1f032003-10-15 23:53:47 +0000436#endif
Kumar Gala6aba33e2009-03-19 03:40:08 -0500437
438 enable_cpc();
439
Kumar Galaaf025062010-05-22 13:21:39 -0500440 /* needs to be in ram since code uses global static vars */
441 fsl_serdes_init();
Kumar Galaaf025062010-05-22 13:21:39 -0500442
Kumar Galaa09b9b62010-12-30 12:09:53 -0600443#ifdef CONFIG_SYS_SRIO
444 srio_init();
Liu Gang5ffa88e2012-03-08 00:33:17 +0000445#ifdef CONFIG_SRIOBOOT_MASTER
446 srio_boot_master();
Liu Gang5056c8e2012-03-08 00:33:21 +0000447#ifdef CONFIG_SRIOBOOT_SLAVE_HOLDOFF
448 srio_boot_master_release_slave();
449#endif
Liu Gang5ffa88e2012-03-08 00:33:17 +0000450#endif
Kumar Galaa09b9b62010-12-30 12:09:53 -0600451#endif
452
Kumar Galaec2b74f2008-01-17 16:48:33 -0600453#if defined(CONFIG_MP)
454 setup_mp();
455#endif
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500456
Roy Zangae026ff2011-01-07 00:24:27 -0600457#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC136
458 {
459 void *p;
460 p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
461 setbits_be32(p, 1 << (31 - 14));
462 }
463#endif
464
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500465#ifdef CONFIG_SYS_LBC_LCRR
466 /*
467 * Modify the CLKDIV field of LCRR register to improve the writing
468 * speed for NOR flash.
469 */
470 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
471 __raw_readl(&lbc->lcrr);
472 isync();
Kumar Gala2b3a1cd2011-10-03 08:37:57 -0500473#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
474 udelay(100);
475#endif
Lan Chunhe3f0202e2010-04-21 07:40:50 -0500476#endif
477
Roy Zang86221f02011-04-13 00:08:51 -0500478#ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
479 {
480 ccsr_usb_phy_t *usb_phy1 =
481 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
482 out_be32(&usb_phy1->usb_enable_override,
483 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
484 }
485#endif
486#ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
487 {
488 ccsr_usb_phy_t *usb_phy2 =
489 (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
490 out_be32(&usb_phy2->usb_enable_override,
491 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
492 }
493#endif
494
Kumar Galac916d7c2011-04-13 08:37:44 -0500495#ifdef CONFIG_FMAN_ENET
496 fman_enet_init();
497#endif
498
Timur Tabifbc20aa2011-11-21 17:10:23 -0600499#if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001)
500 /*
501 * For P1022/1013 Rev1.0 silicon, after power on SATA host
502 * controller is configured in legacy mode instead of the
503 * expected enterprise mode. Software needs to clear bit[28]
504 * of HControl register to change to enterprise mode from
505 * legacy mode. We assume that the controller is offline.
506 */
507 if (IS_SVR_REV(svr, 1, 0) &&
508 ((SVR_SOC_VER(svr) == SVR_P1022) ||
509 (SVR_SOC_VER(svr) == SVR_P1022_E) ||
510 (SVR_SOC_VER(svr) == SVR_P1013) ||
511 (SVR_SOC_VER(svr) == SVR_P1013_E))) {
512 fsl_sata_reg_t *reg;
513
514 /* first SATA controller */
515 reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
516 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
517
518 /* second SATA controller */
519 reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
520 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
521 }
522#endif
523
524
wdenk42d1f032003-10-15 23:53:47 +0000525 return 0;
526}
Kumar Gala26f4cdba2009-08-14 13:37:54 -0500527
528extern void setup_ivors(void);
529
530void arch_preboot_os(void)
531{
Kumar Gala15fba322009-09-11 15:28:41 -0500532 u32 msr;
533
534 /*
535 * We are changing interrupt offsets and are about to boot the OS so
536 * we need to make sure we disable all async interrupts. EE is already
537 * disabled by the time we get called.
538 */
539 msr = mfmsr();
540 msr &= ~(MSR_ME|MSR_CE|MSR_DE);
541 mtmsr(msr);
542
Kumar Gala26f4cdba2009-08-14 13:37:54 -0500543 setup_ivors();
544}
Kumar Galaf54fe872010-04-20 10:21:25 -0500545
546#if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
547int sata_initialize(void)
548{
549 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
550 return __sata_initialize();
551
552 return 1;
553}
554#endif
Kumar Galaf9a33f12011-02-02 11:23:50 -0600555
556void cpu_secondary_init_r(void)
557{
558#ifdef CONFIG_QE
559 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Timur Tabif2717b42011-11-22 09:21:25 -0600560#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wanga7b1e1b2011-02-07 16:14:15 -0500561 int ret;
Timur Tabif2717b42011-11-22 09:21:25 -0600562 size_t fw_length = CONFIG_SYS_QE_FMAN_FW_LENGTH;
Haiying Wanga7b1e1b2011-02-07 16:14:15 -0500563
564 /* load QE firmware from NAND flash to DDR first */
Timur Tabif2717b42011-11-22 09:21:25 -0600565 ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FMAN_FW_IN_NAND,
566 &fw_length, (u_char *)CONFIG_SYS_QE_FMAN_FW_ADDR);
Haiying Wanga7b1e1b2011-02-07 16:14:15 -0500567
568 if (ret && ret == -EUCLEAN) {
569 printf ("NAND read for QE firmware at offset %x failed %d\n",
Timur Tabif2717b42011-11-22 09:21:25 -0600570 CONFIG_SYS_QE_FMAN_FW_IN_NAND, ret);
Haiying Wanga7b1e1b2011-02-07 16:14:15 -0500571 }
572#endif
Kumar Galaf9a33f12011-02-02 11:23:50 -0600573 qe_init(qe_base);
574 qe_reset();
575#endif
576}