wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002,2003 Motorola,Inc. |
| 3 | * Xianghua Xiao <X.Xiao@motorola.com> |
| 4 | * |
| 5 | * (C) Copyright 2004 Wind River Systems Inc <www.windriver.com>. |
| 6 | * Added support for Wind River SBC8540 board |
| 7 | * |
| 8 | * See file CREDITS for list of people who contributed to this |
| 9 | * project. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or |
| 12 | * modify it under the terms of the GNU General Public License as |
| 13 | * published by the Free Software Foundation; either version 2 of |
| 14 | * the License, or (at your option) any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, |
| 17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 19 | * GNU General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; if not, write to the Free Software |
| 23 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 24 | * MA 02111-1307 USA |
| 25 | */ |
| 26 | |
Paul Gortmaker | 928435d | 2009-09-21 17:19:17 -0400 | [diff] [blame] | 27 | /* |
| 28 | * sbc8540 board configuration file. |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 29 | */ |
wdenk | 8b74bf3 | 2004-10-11 23:10:30 +0000 | [diff] [blame] | 30 | |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 31 | #ifndef __CONFIG_H |
| 32 | #define __CONFIG_H |
| 33 | |
Paul Gortmaker | 928435d | 2009-09-21 17:19:17 -0400 | [diff] [blame] | 34 | /* |
| 35 | * Top level Makefile configuration choices |
| 36 | */ |
Wolfgang Denk | d24f2d3 | 2010-10-04 19:58:00 +0200 | [diff] [blame] | 37 | #ifdef CONFIG_66 |
Paul Gortmaker | 928435d | 2009-09-21 17:19:17 -0400 | [diff] [blame] | 38 | #define CONFIG_PCI_66 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 39 | #endif |
Paul Gortmaker | 928435d | 2009-09-21 17:19:17 -0400 | [diff] [blame] | 40 | |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 41 | #define TSEC_DEBUG |
| 42 | |
Paul Gortmaker | 928435d | 2009-09-21 17:19:17 -0400 | [diff] [blame] | 43 | /* |
| 44 | * High Level Configuration Options |
| 45 | */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 46 | #define CONFIG_BOOKE 1 /* BOOKE */ |
| 47 | #define CONFIG_E500 1 /* BOOKE e500 family */ |
| 48 | #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ |
| 49 | #define CONFIG_MPC85xx_REV1 1 /* MPC85xx Rev 1.0 chip */ |
| 50 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 51 | #define CONFIG_SYS_TEXT_BASE 0xfffc0000 |
| 52 | |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 53 | |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 54 | #define CONFIG_CPM2 1 /* has CPM2 */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 55 | |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 56 | #define CONFIG_SBC8540 1 /* configuration for SBC8560 board */ |
Kumar Gala | f060054 | 2008-06-11 00:44:10 -0500 | [diff] [blame] | 57 | #define CONFIG_MPC8540 1 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 58 | |
| 59 | #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific (supplement) */ |
| 60 | |
| 61 | #define CONFIG_TSEC_ENET /* tsec ethernet support */ |
| 62 | #undef CONFIG_PCI /* pci ethernet support */ |
| 63 | #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */ |
| 64 | |
Kumar Gala | e2b159d | 2008-01-16 09:05:27 -0600 | [diff] [blame] | 65 | #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 66 | |
| 67 | #define CONFIG_ENV_OVERWRITE |
| 68 | |
| 69 | /* Using Localbus SDRAM to emulate flash before we can program the flash, |
| 70 | * normally you need a flash-boot image(u-boot.bin), if so undef this. |
| 71 | */ |
| 72 | #undef CONFIG_RAM_AS_FLASH |
| 73 | |
| 74 | #if defined(CONFIG_PCI_66) /* some PCI card is 33Mhz only */ |
| 75 | #define CONFIG_SYS_CLK_FREQ 66000000 /* sysclk for MPC85xx */ |
| 76 | #else |
| 77 | #define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */ |
| 78 | #endif |
| 79 | |
| 80 | /* below can be toggled for performance analysis. otherwise use default */ |
| 81 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
| 82 | #undef CONFIG_BTB /* toggle branch predition */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 83 | |
| 84 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ |
Peter Tyser | 004eca0 | 2009-09-16 22:03:08 -0500 | [diff] [blame] | 85 | #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 86 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 87 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
| 88 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ |
| 89 | #define CONFIG_SYS_MEMTEST_END 0x00400000 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 90 | |
| 91 | #if (defined(CONFIG_PCI) && defined(CONFIG_TSEC_ENET) || \ |
| 92 | defined(CONFIG_PCI) && defined(CONFIG_ETHER_ON_FCC) || \ |
| 93 | defined(CONFIG_TSEC_ENET) && defined(CONFIG_ETHER_ON_FCC)) |
| 94 | #error "You can only use ONE of PCI Ethernet Card or TSEC Ethernet or CPM FCC." |
| 95 | #endif |
| 96 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 97 | #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 98 | |
Kumar Gala | 8e55313 | 2008-08-26 23:52:58 -0500 | [diff] [blame] | 99 | /* DDR Setup */ |
| 100 | #define CONFIG_FSL_DDR1 |
| 101 | #undef CONFIG_FSL_DDR_INTERACTIVE |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 102 | #undef CONFIG_DDR_ECC /* only for ECC DDR module */ |
| 103 | #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ |
Kumar Gala | 8e55313 | 2008-08-26 23:52:58 -0500 | [diff] [blame] | 104 | #undef CONFIG_DDR_SPD |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 105 | |
| 106 | #if defined(CONFIG_MPC85xx_REV1) |
Becky Bruce | 810c442 | 2010-12-17 17:17:58 -0600 | [diff] [blame] | 107 | #define CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN /* possible DLL fix needed */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 108 | #endif |
| 109 | |
Kumar Gala | 8e55313 | 2008-08-26 23:52:58 -0500 | [diff] [blame] | 110 | #undef CONFIG_DDR_ECC /* only for ECC DDR module */ |
| 111 | #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ |
| 112 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 113 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 115 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Kumar Gala | 8e55313 | 2008-08-26 23:52:58 -0500 | [diff] [blame] | 116 | #define CONFIG_VERY_BIG_RAM |
| 117 | |
| 118 | #define CONFIG_NUM_DDR_CONTROLLERS 1 |
| 119 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 120 | #define CONFIG_CHIP_SELECTS_PER_CTRL 2 |
| 121 | |
| 122 | /* I2C addresses of SPD EEPROMs */ |
| 123 | #define SPD_EEPROM_ADDRESS 0x55 /* CTLR 0 DIMM 0 */ |
| 124 | |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 125 | #undef CONFIG_CLOCKS_IN_MHZ |
| 126 | |
| 127 | #if defined(CONFIG_RAM_AS_FLASH) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 128 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xfc000000 /* Localbus SDRAM */ |
| 129 | #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH 8M */ |
| 130 | #define CONFIG_SYS_BR0_PRELIM 0xf8000801 /* port size 8bit */ |
| 131 | #define CONFIG_SYS_OR0_PRELIM 0xf8000ff7 /* 8MB Flash */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 132 | #else /* Boot from real Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xf8000000 /* Localbus SDRAM */ |
| 134 | #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */ |
| 135 | #define CONFIG_SYS_BR0_PRELIM 0xff800801 /* port size 8bit */ |
| 136 | #define CONFIG_SYS_OR0_PRELIM 0xff800ff7 /* 8MB Flash */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 137 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 139 | |
| 140 | /* local bus definitions */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_BR1_PRELIM 0xe4001801 /* 64M, 32-bit flash */ |
| 142 | #define CONFIG_SYS_OR1_PRELIM 0xfc000ff7 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 143 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 144 | #define CONFIG_SYS_BR2_PRELIM 0x00000000 /* CS2 not used */ |
| 145 | #define CONFIG_SYS_OR2_PRELIM 0x00000000 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 146 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | #define CONFIG_SYS_BR3_PRELIM 0xf0001861 /* 64MB localbus SDRAM */ |
| 148 | #define CONFIG_SYS_OR3_PRELIM 0xfc000cc1 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 149 | |
| 150 | #if defined(CONFIG_RAM_AS_FLASH) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_BR4_PRELIM 0xf4001861 /* 64M localbus SDRAM */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 152 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 153 | #define CONFIG_SYS_BR4_PRELIM 0xf8001861 /* 64M localbus SDRAM */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 154 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 155 | #define CONFIG_SYS_OR4_PRELIM 0xfc000cc1 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 156 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_BR5_PRELIM 0xfc000801 /* 16M CS5 misc devices */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 158 | #if 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_OR5_PRELIM 0xff000ff7 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 160 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_OR5_PRELIM 0xff0000f0 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 162 | #endif |
| 163 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_BR6_PRELIM 0xe0001801 /* 64M, 32-bit flash */ |
| 165 | #define CONFIG_SYS_OR6_PRELIM 0xfc000ff7 |
| 166 | #define CONFIG_SYS_LBC_LCRR 0x00030002 /* local bus freq */ |
| 167 | #define CONFIG_SYS_LBC_LBCR 0x00000000 |
| 168 | #define CONFIG_SYS_LBC_LSRT 0x20000000 |
| 169 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 |
| 170 | #define CONFIG_SYS_LBC_LSDMR_1 0x2861b723 |
| 171 | #define CONFIG_SYS_LBC_LSDMR_2 0x0861b723 |
| 172 | #define CONFIG_SYS_LBC_LSDMR_3 0x0861b723 |
| 173 | #define CONFIG_SYS_LBC_LSDMR_4 0x1861b723 |
| 174 | #define CONFIG_SYS_LBC_LSDMR_5 0x4061b723 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 175 | |
| 176 | /* just hijack the MOT BCSR def for SBC8560 misc devices */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_BCSR ((CONFIG_SYS_BR5_PRELIM & 0xff000000)|0x00400000) |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 178 | /* the size of CS5 needs to be >= 16M for TLB and LAW setups */ |
| 179 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 181 | #define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* Initial RAM address */ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 183 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 186 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
| 188 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 189 | |
| 190 | /* Serial Port */ |
| 191 | #undef CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 192 | #undef CONFIG_CONS_NONE /* define if console on something else */ |
| 193 | |
| 194 | #define CONFIG_CONS_INDEX 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_NS16550 |
| 196 | #define CONFIG_SYS_NS16550_SERIAL |
| 197 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 198 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_NS16550_CLK 1843200 /* get_bus_freq(0) */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 200 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 201 | #define CONFIG_SYS_NS16550_CLK 264000000 /* get_bus_freq(0) */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 202 | #endif |
| 203 | |
| 204 | #define CONFIG_BAUDRATE 9600 |
| 205 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 207 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 208 | |
| 209 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_NS16550_COM1 ((CONFIG_SYS_BR5_PRELIM & 0xff000000)+0x00700000) |
| 211 | #define CONFIG_SYS_NS16550_COM2 ((CONFIG_SYS_BR5_PRELIM & 0xff000000)+0x00800000) |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 212 | #else |
wdenk | 8b74bf3 | 2004-10-11 23:10:30 +0000 | [diff] [blame] | 213 | /* SBC8540 uses internal COMM controller */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 214 | #define CONFIG_SYS_NS16550_COM1 ((CONFIG_SYS_CCSRBAR & 0xfff00000)+0x00004500) |
| 215 | #define CONFIG_SYS_NS16550_COM2 ((CONFIG_SYS_CCSRBAR & 0xfff00000)+0x00004600) |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 216 | #endif |
| 217 | |
| 218 | /* Use the HUSH parser */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_HUSH_PARSER |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 220 | |
Jon Loeliger | 2047672 | 2006-10-20 15:50:15 -0500 | [diff] [blame] | 221 | /* |
| 222 | * I2C |
| 223 | */ |
| 224 | #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ |
| 225 | #define CONFIG_HARD_I2C /* I2C with hardware support*/ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 226 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 227 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 228 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
| 229 | #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ |
| 230 | #define CONFIG_SYS_I2C_OFFSET 0x3000 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 231 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_PCI_MEM_BASE 0xC0000000 |
| 233 | #define CONFIG_SYS_PCI_MEM_PHYS 0xC0000000 |
| 234 | #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 235 | |
| 236 | #if defined(CONFIG_TSEC_ENET) /* TSEC Ethernet port */ |
| 237 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 238 | # define CONFIG_MPC85xx_TSEC1 |
| 239 | # define CONFIG_MPC85xx_TSEC1_NAME "TSEC0" |
| 240 | # define CONFIG_MII 1 /* MII PHY management */ |
| 241 | # define TSEC1_PHY_ADDR 25 |
| 242 | # define TSEC1_PHYIDX 0 |
| 243 | /* Options are: TSEC0 */ |
| 244 | # define CONFIG_ETHPRIME "TSEC0" |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 245 | |
wdenk | 8b74bf3 | 2004-10-11 23:10:30 +0000 | [diff] [blame] | 246 | |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 247 | #elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */ |
| 248 | |
| 249 | #undef CONFIG_ETHER_NONE /* define if ether on something else */ |
| 250 | #define CONFIG_ETHER_ON_FCC2 /* cpm FCC ethernet support */ |
| 251 | #define CONFIG_ETHER_INDEX 2 /* which channel for ether */ |
wdenk | 8b74bf3 | 2004-10-11 23:10:30 +0000 | [diff] [blame] | 252 | |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 253 | #if (CONFIG_ETHER_INDEX == 2) |
| 254 | /* |
| 255 | * - Rx-CLK is CLK13 |
| 256 | * - Tx-CLK is CLK14 |
| 257 | * - Select bus for bd/buffers |
| 258 | * - Full duplex |
| 259 | */ |
Mike Frysinger | d4590da | 2011-10-17 05:38:58 +0000 | [diff] [blame] | 260 | #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) |
| 261 | #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 262 | #define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
| 263 | #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE) |
wdenk | 8b74bf3 | 2004-10-11 23:10:30 +0000 | [diff] [blame] | 264 | |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 265 | #elif (CONFIG_ETHER_INDEX == 3) |
| 266 | /* need more definitions here for FE3 */ |
| 267 | #endif /* CONFIG_ETHER_INDEX */ |
wdenk | 8b74bf3 | 2004-10-11 23:10:30 +0000 | [diff] [blame] | 268 | |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 269 | #define CONFIG_MII /* MII PHY management */ |
| 270 | #define CONFIG_BITBANGMII /* bit-bang MII PHY management */ |
| 271 | /* |
| 272 | * GPIO pins used for bit-banged MII communications |
| 273 | */ |
| 274 | #define MDIO_PORT 2 /* Port C */ |
Luigi 'Comio' Mantellini | be22544 | 2009-10-10 12:42:22 +0200 | [diff] [blame] | 275 | #define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \ |
| 276 | (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT ) |
| 277 | #define MDC_DECLARE MDIO_DECLARE |
| 278 | |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 279 | #define MDIO_ACTIVE (iop->pdir |= 0x00400000) |
| 280 | #define MDIO_TRISTATE (iop->pdir &= ~0x00400000) |
| 281 | #define MDIO_READ ((iop->pdat & 0x00400000) != 0) |
| 282 | |
| 283 | #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \ |
| 284 | else iop->pdat &= ~0x00400000 |
| 285 | |
| 286 | #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \ |
| 287 | else iop->pdat &= ~0x00200000 |
| 288 | |
| 289 | #define MIIDELAY udelay(1) |
wdenk | 8b74bf3 | 2004-10-11 23:10:30 +0000 | [diff] [blame] | 290 | |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 291 | #endif |
| 292 | |
| 293 | /*----------------------------------------------------------------------- |
| 294 | * FLASH and environment organization |
| 295 | */ |
| 296 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 297 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */ |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 298 | #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 299 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 300 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
| 301 | #define CONFIG_SYS_FLASH_PROTECTION /* use hardware protection */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 302 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 303 | #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */ |
| 304 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 305 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 306 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 307 | #define CONFIG_SYS_FLASH_ERASE_TOUT 200000 /* Timeout for Flash Erase (in ms) */ |
| 308 | #define CONFIG_SYS_FLASH_WRITE_TOUT 50000 /* Timeout for Flash Write (in ms) */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 309 | |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 310 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 311 | |
| 312 | #if 0 |
| 313 | /* XXX This doesn't work and I don't want to fix it */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 314 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 315 | #define CONFIG_SYS_RAMBOOT |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 316 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 317 | #undef CONFIG_SYS_RAMBOOT |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 318 | #endif |
| 319 | #endif |
| 320 | |
| 321 | /* Environment */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 322 | #if !defined(CONFIG_SYS_RAMBOOT) |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 323 | #if defined(CONFIG_RAM_AS_FLASH) |
Jean-Christophe PLAGNIOL-VILLARD | 93f6d72 | 2008-09-10 22:48:00 +0200 | [diff] [blame] | 324 | #define CONFIG_ENV_IS_NOWHERE |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 325 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x100000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 326 | #define CONFIG_ENV_SIZE 0x2000 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 327 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 328 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 329 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 330 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 331 | #define CONFIG_ENV_SIZE 0x2000 /* CONFIG_ENV_SECT_SIZE */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 332 | #endif |
| 333 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 334 | #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ |
Jean-Christophe PLAGNIOL-VILLARD | 93f6d72 | 2008-09-10 22:48:00 +0200 | [diff] [blame] | 335 | #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 336 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 337 | #define CONFIG_ENV_SIZE 0x2000 |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 338 | #endif |
| 339 | |
| 340 | #define CONFIG_BOOTARGS "root=/dev/nfs rw nfsroot=192.168.0.251:/tftpboot ip=192.168.0.105:192.168.0.251::255.255.255.0:sbc8560:eth0:off console=ttyS0,9600" |
| 341 | /*#define CONFIG_BOOTARGS "root=/dev/ram rw console=ttyS0,115200"*/ |
| 342 | #define CONFIG_BOOTCOMMAND "bootm 0xff800000 0xffa00000" |
| 343 | #define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */ |
| 344 | |
| 345 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 346 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 347 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 348 | |
| 349 | /* |
Jon Loeliger | a1aa0bb | 2007-07-10 09:22:23 -0500 | [diff] [blame] | 350 | * BOOTP options |
| 351 | */ |
| 352 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 353 | #define CONFIG_BOOTP_BOOTPATH |
| 354 | #define CONFIG_BOOTP_GATEWAY |
| 355 | #define CONFIG_BOOTP_HOSTNAME |
| 356 | |
| 357 | |
| 358 | /* |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 359 | * Command line configuration. |
| 360 | */ |
| 361 | #include <config_cmd_default.h> |
| 362 | |
| 363 | #define CONFIG_CMD_PING |
| 364 | #define CONFIG_CMD_I2C |
Becky Bruce | 199e262 | 2010-06-17 11:37:25 -0500 | [diff] [blame] | 365 | #define CONFIG_CMD_REGINFO |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 366 | |
| 367 | #if defined(CONFIG_PCI) |
| 368 | #define CONFIG_CMD_PCI |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 369 | #endif |
| 370 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 371 | #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) |
| 372 | #define CONFIG_CMD_MII |
| 373 | #endif |
| 374 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 375 | #if defined(CONFIG_SYS_RAMBOOT) |
Mike Frysinger | bdab39d | 2009-01-28 19:08:14 -0500 | [diff] [blame] | 376 | #undef CONFIG_CMD_SAVEENV |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 377 | #undef CONFIG_CMD_LOADS |
| 378 | #endif |
| 379 | |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 380 | |
| 381 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 382 | |
| 383 | /* |
| 384 | * Miscellaneous configurable options |
| 385 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 386 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 387 | #define CONFIG_SYS_PROMPT "SBC8540=> " /* Monitor Command Prompt */ |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 388 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 389 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 390 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 391 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 392 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 393 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 394 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 395 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
| 396 | #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */ |
| 397 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 398 | |
| 399 | /* |
| 400 | * For booting Linux, the board info and command line data |
| 401 | * have to be in the first 8 MB of memory, since this is |
| 402 | * the maximum mapped by the Linux kernel during initialization. |
| 403 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 404 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 405 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 406 | #if defined(CONFIG_CMD_KGDB) |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 407 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 408 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 409 | #endif |
| 410 | |
| 411 | /*Note: change below for your network setting!!! */ |
| 412 | #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) |
wdenk | e2ffd59 | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 413 | # define CONFIG_ETHADDR 00:vv:ww:xx:yy:8a |
| 414 | # define CONFIG_HAS_ETH1 |
| 415 | # define CONFIG_ETH1ADDR 00:vv:ww:xx:yy:8b |
| 416 | # define CONFIG_HAS_ETH2 |
| 417 | # define CONFIG_ETH2ADDR 00:vv:ww:xx:yy:8c |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 418 | #endif |
| 419 | |
| 420 | #define CONFIG_SERVERIP YourServerIP |
| 421 | #define CONFIG_IPADDR YourTargetIP |
| 422 | #define CONFIG_GATEWAYIP YourGatewayIP |
| 423 | #define CONFIG_NETMASK 255.255.255.0 |
| 424 | #define CONFIG_HOSTNAME SBC8560 |
Joe Hershberger | 8b3637c | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 425 | #define CONFIG_ROOTPATH "YourRootPath" |
Joe Hershberger | b3f44c2 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 426 | #define CONFIG_BOOTFILE "YourImageName" |
wdenk | c15f312 | 2004-10-10 22:44:24 +0000 | [diff] [blame] | 427 | |
| 428 | #endif /* __CONFIG_H */ |