blob: 235a757f75279bbe666c05d8a5c3a70627eeef90 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sunf749db32014-06-23 15:15:56 -07002/*
Priyanka Jain89a168f2017-04-28 10:41:35 +05303 * Copyright 2017 NXP
York Sunf749db32014-06-23 15:15:56 -07004 * Copyright (C) 2014 Freescale Semiconductor
York Sunf749db32014-06-23 15:15:56 -07005 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
York Sunf749db32014-06-23 15:15:56 -070010#define CONFIG_REMAKE_ELF
Mingkai Hu9f3183d2015-10-26 19:47:50 +080011#define CONFIG_FSL_LAYERSCAPE
York Sunf749db32014-06-23 15:15:56 -070012#define CONFIG_GICV3
Bhupesh Sharma9c66ce62015-01-06 13:11:21 -080013#define CONFIG_FSL_TZPC_BP147
York Sunf749db32014-06-23 15:15:56 -070014
Bharat Bhushan08c51302017-03-22 12:06:25 +053015#include <asm/arch/stream_id_lsch3.h>
Mingkai Hu9f3183d2015-10-26 19:47:50 +080016#include <asm/arch/config.h>
Minghuan Lian31d34c62015-03-20 19:28:16 -070017
Mingkai Hu9f3183d2015-10-26 19:47:50 +080018/* Link Definitions */
Rajesh Bhagat9570df02018-12-27 04:37:59 +000019#ifdef CONFIG_TFABOOT
20#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
21#else
Mingkai Hu9f3183d2015-10-26 19:47:50 +080022#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagat9570df02018-12-27 04:37:59 +000023#endif
Mingkai Hu9f3183d2015-10-26 19:47:50 +080024
Bhupesh Sharma422cb082015-03-19 09:20:43 -070025/* We need architecture specific misc initializations */
Bhupesh Sharma422cb082015-03-19 09:20:43 -070026
York Sunf749db32014-06-23 15:15:56 -070027/* Link Definitions */
Rajesh Bhagat9570df02018-12-27 04:37:59 +000028#ifndef CONFIG_TFABOOT
Yuan Yaoa646f662016-06-08 18:25:00 +080029#ifndef CONFIG_QSPI_BOOT
Scott Woodb2d5ac52015-03-24 13:25:02 -070030#else
Priyanka Jain89a168f2017-04-28 10:41:35 +053031#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
32#define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
Santan Kumar1c83df62017-08-09 10:35:45 +053033#define CONFIG_ENV_SECT_SIZE 0x40000
Yuan Yaoa646f662016-06-08 18:25:00 +080034#endif
Rajesh Bhagat9570df02018-12-27 04:37:59 +000035#endif
York Sunf749db32014-06-23 15:15:56 -070036
York Sunf749db32014-06-23 15:15:56 -070037#define CONFIG_SKIP_LOWLEVEL_INIT
York Sunf749db32014-06-23 15:15:56 -070038
Scott Woodb2d5ac52015-03-24 13:25:02 -070039#ifndef CONFIG_SPL
York Sunf749db32014-06-23 15:15:56 -070040#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Scott Woodb2d5ac52015-03-24 13:25:02 -070041#endif
York Sunf749db32014-06-23 15:15:56 -070042#ifndef CONFIG_SYS_FSL_DDR4
York Sunf749db32014-06-23 15:15:56 -070043#define CONFIG_SYS_DDR_RAW_TIMING
44#endif
York Sunf749db32014-06-23 15:15:56 -070045
46#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
47
Mingkai Hu9f3183d2015-10-26 19:47:50 +080048#define CONFIG_VERY_BIG_RAM
York Sunf749db32014-06-23 15:15:56 -070049#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
50#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
51#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
52#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sund9c68b12014-08-13 10:21:05 -070053#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
54
York Sun8bfa3012014-09-08 12:20:01 -070055/*
56 * SMP Definitinos
57 */
58#define CPU_RELEASE_ADDR secondary_boot_func
59
York Sund9c68b12014-08-13 10:21:05 -070060#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053061#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sund9c68b12014-08-13 10:21:05 -070062#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
63/*
64 * DDR controller use 0 as the base address for binding.
65 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
66 */
67#define CONFIG_SYS_DP_DDR_BASE_PHY 0
68#define CONFIG_DP_DDR_CTRL 2
69#define CONFIG_DP_DDR_NUM_CTRLS 1
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053070#endif
York Sunf749db32014-06-23 15:15:56 -070071
72/* Generic Timer Definitions */
York Sun207774b2015-03-20 19:28:08 -070073/*
74 * This is not an accurate number. It is used in start.S. The frequency
75 * will be udpated later when get_bus_freq(0) is available.
76 */
77#define COUNTER_FREQUENCY 25000000 /* 25MHz */
York Sunf749db32014-06-23 15:15:56 -070078
79/* Size of malloc() pool */
Prabhakar Kushwahaaa66acb2015-03-19 09:20:47 -070080#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
York Sunf749db32014-06-23 15:15:56 -070081
82/* I2C */
York Sunf749db32014-06-23 15:15:56 -070083#define CONFIG_SYS_I2C
York Sunf749db32014-06-23 15:15:56 -070084
85/* Serial Port */
York Sunf749db32014-06-23 15:15:56 -070086#define CONFIG_SYS_NS16550_SERIAL
87#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang35642082017-01-10 16:44:16 +080088#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
York Sunf749db32014-06-23 15:15:56 -070089
York Sunf749db32014-06-23 15:15:56 -070090#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
91
92/* IFC */
93#define CONFIG_FSL_IFC
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -070094
York Sunf749db32014-06-23 15:15:56 -070095/*
York Sun7288c2c2015-03-20 19:28:23 -070096 * During booting, IFC is mapped at the region of 0x30000000.
97 * But this region is limited to 256MB. To accommodate NOR, promjet
98 * and FPGA. This region is divided as below:
99 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
100 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
101 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
102 *
103 * To accommodate bigger NOR flash and other devices, we will map IFC
104 * chip selects to as below:
105 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
106 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
107 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
108 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
109 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
110 *
111 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sunf749db32014-06-23 15:15:56 -0700112 * CONFIG_SYS_FLASH_BASE has the final address (core view)
113 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
114 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
115 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
116 */
York Sun7288c2c2015-03-20 19:28:23 -0700117
York Sunf749db32014-06-23 15:15:56 -0700118#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
119#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
120#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
121
York Sun7288c2c2015-03-20 19:28:23 -0700122#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
123#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
124
York Sun7288c2c2015-03-20 19:28:23 -0700125#ifndef __ASSEMBLY__
126unsigned long long get_qixis_addr(void);
127#endif
128#define QIXIS_BASE get_qixis_addr()
129#define QIXIS_BASE_PHYS 0x20000000
130#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lu8b064602015-03-20 19:28:31 -0700131#define QIXIS_STAT_PRES1 0xb
132#define QIXIS_SDID_MASK 0x07
133#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun7288c2c2015-03-20 19:28:23 -0700134
135#define CONFIG_SYS_NAND_BASE 0x530000000ULL
136#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwahae211c122014-07-16 09:21:12 +0530137
York Sunf749db32014-06-23 15:15:56 -0700138/* MC firmware */
York Sunf749db32014-06-23 15:15:56 -0700139/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Rivera125e2bc2015-03-20 19:28:18 -0700140#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
141#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
142#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
143#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
York Sun3c1d2182016-04-04 11:41:26 -0700144/* For LS2085A */
J. German Riverac1000c12015-07-02 11:28:58 +0530145#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
146#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sunf749db32014-06-23 15:15:56 -0700147
Bogdan Purcareata33a89912017-05-24 16:40:21 +0000148/* Define phy_reset function to boot the MC based on mcinitcmd.
149 * This happens late enough to properly fixup u-boot env MAC addresses.
150 */
151#define CONFIG_RESET_PHY_R
152
Prabhakar Kushwaha5c055082015-06-02 10:55:52 +0530153/*
154 * Carve out a DDR region which will not be used by u-boot/Linux
155 *
156 * It will be used by MC and Debug Server. The MC region must be
157 * 512MB aligned, so the min size to hide is 512MB.
158 */
York Sunb63a9502016-08-03 12:33:00 -0700159#ifdef CONFIG_FSL_MC_ENET
Pratiyush Mohan Srivastava52c11d42015-12-22 16:49:34 +0530160#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
York Sunf749db32014-06-23 15:15:56 -0700161#endif
162
163/* Command line configuration */
York Sunf749db32014-06-23 15:15:56 -0700164
165/* Miscellaneous configurable options */
166#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
167
168/* Physical Memory Map */
169/* fixme: these need to be checked against the board */
170#define CONFIG_CHIP_SELECTS_PER_CTRL 4
York Sunf749db32014-06-23 15:15:56 -0700171
York Sunf749db32014-06-23 15:15:56 -0700172#define CONFIG_HWCONFIG
173#define HWCONFIG_BUFFER_SIZE 128
174
Alison Wang1d3a76f2015-11-13 16:49:06 +0800175/* Allow to overwrite serial and ethaddr */
176#define CONFIG_ENV_OVERWRITE
177
York Sunf749db32014-06-23 15:15:56 -0700178/* Initial environment variables */
179#define CONFIG_EXTRA_ENV_SETTINGS \
180 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
181 "loadaddr=0x80100000\0" \
182 "kernel_addr=0x100000\0" \
183 "ramdisk_addr=0x800000\0" \
184 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700185 "fdt_high=0xa0000000\0" \
York Sunf749db32014-06-23 15:15:56 -0700186 "initrd_high=0xffffffffffffffff\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530187 "kernel_start=0x581000000\0" \
Stuart Yoder052ddd52015-01-06 13:18:57 -0800188 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha97421bd2015-07-01 16:28:22 +0530189 "kernel_size=0x2800000\0" \
Prabhakar Kushwaha16ed8562016-02-03 17:03:51 +0530190 "console=ttyAMA0,38400n8\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530191 "mcinitcmd=fsl_mc start mc 0x580a00000" \
192 " 0x580e00000 \0"
York Sunf749db32014-06-23 15:15:56 -0700193
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000194#ifndef CONFIG_TFABOOT
Santan Kumar1f55a932017-05-05 15:42:29 +0530195#ifdef CONFIG_SD_BOOT
196#define CONFIG_BOOTCOMMAND "mmc read 0x80200000 0x6800 0x800;"\
197 " fsl_mc apply dpl 0x80200000 &&" \
198 " mmc read $kernel_load $kernel_start" \
199 " $kernel_size && bootm $kernel_load"
200#else
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530201#define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580d00000 &&" \
Prabhakar Kushwaha9f3e1b82016-02-03 17:04:07 +0530202 " cp.b $kernel_start $kernel_load" \
203 " $kernel_size && bootm $kernel_load"
Santan Kumar1f55a932017-05-05 15:42:29 +0530204#endif
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000205#endif
York Sunf749db32014-06-23 15:15:56 -0700206
York Sunf749db32014-06-23 15:15:56 -0700207/* Monitor Command Prompt */
208#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
York Sunf749db32014-06-23 15:15:56 -0700209#define CONFIG_SYS_MAXARGS 64 /* max command args */
210
Scott Woodb2d5ac52015-03-24 13:25:02 -0700211#define CONFIG_SPL_BSS_START_ADDR 0x80100000
212#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Scott Woodb2d5ac52015-03-24 13:25:02 -0700213#define CONFIG_SPL_MAX_SIZE 0x16000
Scott Woodb2d5ac52015-03-24 13:25:02 -0700214#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
Jagdish Gediya4b5892c2018-08-23 22:53:33 +0530215#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Scott Woodb2d5ac52015-03-24 13:25:02 -0700216#define CONFIG_SPL_TEXT_BASE 0x1800a000
217
Santan Kumarfaed6bd2017-05-05 15:42:28 +0530218#ifdef CONFIG_NAND_BOOT
Scott Woodb2d5ac52015-03-24 13:25:02 -0700219#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
220#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
Santan Kumarfaed6bd2017-05-05 15:42:28 +0530221#endif
Scott Woodb2d5ac52015-03-24 13:25:02 -0700222#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
223#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
York Sun63143a52017-12-18 08:24:55 -0800224#define CONFIG_SYS_MONITOR_LEN (1024 * 1024)
Scott Woodb2d5ac52015-03-24 13:25:02 -0700225
Bhupesh Sharma34cc7542015-05-28 14:54:02 +0530226#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
227
Simon Glass457e51c2017-05-17 08:23:10 -0600228#include <asm/arch/soc.h>
229
York Sunf749db32014-06-23 15:15:56 -0700230#endif /* __LS2_COMMON_H */