blob: 57993867d552b6b87c2eddea9f2c7352176291f1 [file] [log] [blame]
wdenk935ecca2002-08-06 20:46:37 +00001#ifndef __ASM_PPC_PROCESSOR_H
2#define __ASM_PPC_PROCESSOR_H
3
4/*
5 * Default implementation of macro that returns current
6 * instruction pointer ("program counter").
7 */
8#define current_text_addr() ({ __label__ _l; _l: &&_l;})
9
10#include <linux/config.h>
11
12#include <asm/ptrace.h>
13#include <asm/types.h>
14
15/* Machine State Register (MSR) Fields */
16
17#ifdef CONFIG_PPC64BRIDGE
18#define MSR_SF (1<<63)
19#define MSR_ISF (1<<61)
20#endif /* CONFIG_PPC64BRIDGE */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -070021#define MSR_UCLE (1<<26) /* User-mode cache lock enable (e500) */
wdenk42d1f032003-10-15 23:53:47 +000022#define MSR_VEC (1<<25) /* Enable AltiVec(74xx) */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -070023#define MSR_SPE (1<<25) /* Enable SPE(e500) */
wdenk935ecca2002-08-06 20:46:37 +000024#define MSR_POW (1<<18) /* Enable Power Management */
25#define MSR_WE (1<<18) /* Wait State Enable */
26#define MSR_TGPR (1<<17) /* TLB Update registers in use */
27#define MSR_CE (1<<17) /* Critical Interrupt Enable */
28#define MSR_ILE (1<<16) /* Interrupt Little Endian */
29#define MSR_EE (1<<15) /* External Interrupt Enable */
30#define MSR_PR (1<<14) /* Problem State / Privilege Level */
31#define MSR_FP (1<<13) /* Floating Point enable */
32#define MSR_ME (1<<12) /* Machine Check Enable */
33#define MSR_FE0 (1<<11) /* Floating Exception mode 0 */
34#define MSR_SE (1<<10) /* Single Step */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -070035#define MSR_DWE (1<<10) /* Debug Wait Enable (4xx) */
36#define MSR_UBLE (1<<10) /* BTB lock enable (e500) */
wdenk935ecca2002-08-06 20:46:37 +000037#define MSR_BE (1<<9) /* Branch Trace */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +020038#define MSR_DE (1<<9) /* Debug Exception Enable */
wdenk935ecca2002-08-06 20:46:37 +000039#define MSR_FE1 (1<<8) /* Floating Exception mode 1 */
40#define MSR_IP (1<<6) /* Exception prefix 0x000/0xFFF */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +020041#define MSR_IR (1<<5) /* Instruction Relocate */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -070042#define MSR_IS (1<<5) /* Book E Instruction space */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +020043#define MSR_DR (1<<4) /* Data Relocate */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -070044#define MSR_DS (1<<4) /* Book E Data space */
wdenk935ecca2002-08-06 20:46:37 +000045#define MSR_PE (1<<3) /* Protection Enable */
46#define MSR_PX (1<<2) /* Protection Exclusive Mode */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -070047#define MSR_PMM (1<<2) /* Performance monitor mark bit (e500) */
wdenk935ecca2002-08-06 20:46:37 +000048#define MSR_RI (1<<1) /* Recoverable Exception */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +020049#define MSR_LE (1<<0) /* Little Endian */
wdenk935ecca2002-08-06 20:46:37 +000050
51#ifdef CONFIG_APUS_FAST_EXCEPT
52#define MSR_ MSR_ME|MSR_IP|MSR_RI
53#else
54#define MSR_ MSR_ME|MSR_RI
55#endif
wdenk42d1f032003-10-15 23:53:47 +000056#ifndef CONFIG_E500
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -070057#define MSR_KERNEL MSR_|MSR_IR|MSR_DR
wdenk42d1f032003-10-15 23:53:47 +000058#else
59#define MSR_KERNEL MSR_ME
60#endif
wdenk935ecca2002-08-06 20:46:37 +000061
62/* Floating Point Status and Control Register (FPSCR) Fields */
63
64#define FPSCR_FX 0x80000000 /* FPU exception summary */
65#define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
66#define FPSCR_VX 0x20000000 /* Invalid operation summary */
67#define FPSCR_OX 0x10000000 /* Overflow exception summary */
68#define FPSCR_UX 0x08000000 /* Underflow exception summary */
69#define FPSCR_ZX 0x04000000 /* Zero-devide exception summary */
70#define FPSCR_XX 0x02000000 /* Inexact exception summary */
71#define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
72#define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
73#define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
74#define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
75#define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
76#define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
77#define FPSCR_FR 0x00040000 /* Fraction rounded */
78#define FPSCR_FI 0x00020000 /* Fraction inexact */
79#define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
80#define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
81#define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
82#define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
83#define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
84#define FPSCR_VE 0x00000080 /* Invalid op exception enable */
85#define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
86#define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
87#define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
88#define FPSCR_XE 0x00000008 /* FP inexact exception enable */
89#define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
90#define FPSCR_RN 0x00000003 /* FPU rounding control */
91
92/* Special Purpose Registers (SPRNs)*/
93
Eugene O'Brienf6ba9b52007-10-18 17:29:04 +020094/* PPC440 Architecture is BOOK-E */
95#ifdef CONFIG_440
96#define CONFIG_BOOKE
97#endif
98
Matthias Fuchs58ea1422009-07-22 17:27:56 +020099#define SPRN_CCR0 0x3B3 /* Core Configuration Register 0 */
100#ifdef CONFIG_BOOKE
101#define SPRN_CCR1 0x378 /* Core Configuration Register for 440 only */
102#endif
wdenk3c74e322004-02-22 23:46:08 +0000103#define SPRN_CDBCR 0x3D7 /* Cache Debug Control Register */
104#define SPRN_CTR 0x009 /* Count Register */
105#define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
wdenk42d1f032003-10-15 23:53:47 +0000106#ifndef CONFIG_BOOKE
wdenk3c74e322004-02-22 23:46:08 +0000107#define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
108#define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
wdenk42d1f032003-10-15 23:53:47 +0000109#else
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700110#define SPRN_DAC1 0x13C /* Book E Data Address Compare 1 */
111#define SPRN_DAC2 0x13D /* Book E Data Address Compare 2 */
112#endif /* CONFIG_BOOKE */
wdenk3c74e322004-02-22 23:46:08 +0000113#define SPRN_DAR 0x013 /* Data Address Register */
114#define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
115#define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
116#define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
117#define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
118#define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
119#define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
120#define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
121#define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700122#define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
123#define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
124#define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
125#define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
126#define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
127#define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
128#define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
129#define SPRN_DBAT7U 0x23E /* Data BAT 7 Lower Register */
wdenk3c74e322004-02-22 23:46:08 +0000130#define SPRN_DBCR 0x3F2 /* Debug Control Regsiter */
131#define DBCR_EDM 0x80000000
132#define DBCR_IDM 0x40000000
133#define DBCR_RST(x) (((x) & 0x3) << 28)
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200134#define DBCR_RST_NONE 0
135#define DBCR_RST_CORE 1
136#define DBCR_RST_CHIP 2
wdenk3c74e322004-02-22 23:46:08 +0000137#define DBCR_RST_SYSTEM 3
138#define DBCR_IC 0x08000000 /* Instruction Completion Debug Evnt */
139#define DBCR_BT 0x04000000 /* Branch Taken Debug Event */
140#define DBCR_EDE 0x02000000 /* Exception Debug Event */
141#define DBCR_TDE 0x01000000 /* TRAP Debug Event */
142#define DBCR_FER 0x00F80000 /* First Events Remaining Mask */
143#define DBCR_FT 0x00040000 /* Freeze Timers on Debug Event */
144#define DBCR_IA1 0x00020000 /* Instr. Addr. Compare 1 Enable */
145#define DBCR_IA2 0x00010000 /* Instr. Addr. Compare 2 Enable */
146#define DBCR_D1R 0x00008000 /* Data Addr. Compare 1 Read Enable */
147#define DBCR_D1W 0x00004000 /* Data Addr. Compare 1 Write Enable */
148#define DBCR_D1S(x) (((x) & 0x3) << 12) /* Data Adrr. Compare 1 Size */
149#define DAC_BYTE 0
150#define DAC_HALF 1
151#define DAC_WORD 2
152#define DAC_QUAD 3
153#define DBCR_D2R 0x00000800 /* Data Addr. Compare 2 Read Enable */
154#define DBCR_D2W 0x00000400 /* Data Addr. Compare 2 Write Enable */
155#define DBCR_D2S(x) (((x) & 0x3) << 8) /* Data Addr. Compare 2 Size */
156#define DBCR_SBT 0x00000040 /* Second Branch Taken Debug Event */
157#define DBCR_SED 0x00000020 /* Second Exception Debug Event */
158#define DBCR_STD 0x00000010 /* Second Trap Debug Event */
159#define DBCR_SIA 0x00000008 /* Second IAC Enable */
160#define DBCR_SDA 0x00000004 /* Second DAC Enable */
161#define DBCR_JOI 0x00000002 /* JTAG Serial Outbound Int. Enable */
162#define DBCR_JII 0x00000001 /* JTAG Serial Inbound Int. Enable */
wdenk42d1f032003-10-15 23:53:47 +0000163#ifndef CONFIG_BOOKE
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700164#define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
wdenk42d1f032003-10-15 23:53:47 +0000165#else
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700166#define SPRN_DBCR0 0x134 /* Book E Debug Control Register 0 */
wdenk42d1f032003-10-15 23:53:47 +0000167#endif /* CONFIG_BOOKE */
168#ifndef CONFIG_BOOKE
wdenk3c74e322004-02-22 23:46:08 +0000169#define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
170#define SPRN_DBSR 0x3F0 /* Debug Status Register */
wdenk42d1f032003-10-15 23:53:47 +0000171#else
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700172#define SPRN_DBCR1 0x135 /* Book E Debug Control Register 1 */
Matthias Fuchs58ea1422009-07-22 17:27:56 +0200173#ifdef CONFIG_BOOKE
174#define SPRN_DBDR 0x3f3 /* Debug Data Register */
175#endif
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700176#define SPRN_DBSR 0x130 /* Book E Debug Status Register */
177#define DBSR_IC 0x08000000 /* Book E Instruction Completion */
178#define DBSR_TIE 0x01000000 /* Book E Trap Instruction Event */
wdenk42d1f032003-10-15 23:53:47 +0000179#endif /* CONFIG_BOOKE */
wdenk3c74e322004-02-22 23:46:08 +0000180#define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
181#define DCCR_NOCACHE 0 /* Noncacheable */
182#define DCCR_CACHE 1 /* Cacheable */
Matthias Fuchs58ea1422009-07-22 17:27:56 +0200183#ifndef CONFIG_BOOKE
184#define SPRN_DCDBTRL 0x39c /* Data Cache Debug Tag Register Low */
185#define SPRN_DCDBTRH 0x39d /* Data Cache Debug Tag Register High */
186#endif
wdenk3c74e322004-02-22 23:46:08 +0000187#define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
188#define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
189#define DCWR_COPY 0 /* Copy-back */
190#define DCWR_WRITE 1 /* Write-through */
wdenk42d1f032003-10-15 23:53:47 +0000191#ifndef CONFIG_BOOKE
wdenk3c74e322004-02-22 23:46:08 +0000192#define SPRN_DEAR 0x3D5 /* Data Error Address Register */
wdenk42d1f032003-10-15 23:53:47 +0000193#else
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700194#define SPRN_DEAR 0x03D /* Book E Data Error Address Register */
wdenk42d1f032003-10-15 23:53:47 +0000195#endif /* CONFIG_BOOKE */
wdenk3c74e322004-02-22 23:46:08 +0000196#define SPRN_DEC 0x016 /* Decrement Register */
197#define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
Matthias Fuchs58ea1422009-07-22 17:27:56 +0200198#ifdef CONFIG_BOOKE
199#define SPRN_DNV0 0x390 /* Data Cache Normal Victim 0 */
200#define SPRN_DNV1 0x391 /* Data Cache Normal Victim 1 */
201#define SPRN_DNV2 0x392 /* Data Cache Normal Victim 2 */
202#define SPRN_DNV3 0x393 /* Data Cache Normal Victim 3 */
203#endif
wdenk3c74e322004-02-22 23:46:08 +0000204#define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
Matthias Fuchs58ea1422009-07-22 17:27:56 +0200205#ifdef CONFIG_BOOKE
206#define SPRN_DTV0 0x394 /* Data Cache Transient Victim 0 */
207#define SPRN_DTV1 0x395 /* Data Cache Transient Victim 1 */
208#define SPRN_DTV2 0x396 /* Data Cache Transient Victim 2 */
209#define SPRN_DTV3 0x397 /* Data Cache Transient Victim 3 */
210#define SPRN_DVLIM 0x398 /* Data Cache Victim Limit */
211#endif
wdenk3c74e322004-02-22 23:46:08 +0000212#define SPRN_EAR 0x11A /* External Address Register */
wdenk42d1f032003-10-15 23:53:47 +0000213#ifndef CONFIG_BOOKE
wdenk3c74e322004-02-22 23:46:08 +0000214#define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
wdenk42d1f032003-10-15 23:53:47 +0000215#else
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700216#define SPRN_ESR 0x03E /* Book E Exception Syndrome Register */
wdenk42d1f032003-10-15 23:53:47 +0000217#endif /* CONFIG_BOOKE */
wdenk3c74e322004-02-22 23:46:08 +0000218#define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
219#define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
220#define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
221#define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
222#define ESR_PIL 0x08000000 /* Program Exception - Illegal */
223#define ESR_PPR 0x04000000 /* Program Exception - Priveleged */
224#define ESR_PTR 0x02000000 /* Program Exception - Trap */
225#define ESR_DST 0x00800000 /* Storage Exception - Data miss */
226#define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
227#define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
228#define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
229#define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */
230#define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500231
232#define HID0_ICE_SHIFT 15
233#define HID0_DCE_SHIFT 14
234#define HID0_DLOCK_SHIFT 12
235
wdenk3c74e322004-02-22 23:46:08 +0000236#define HID0_EMCP (1<<31) /* Enable Machine Check pin */
237#define HID0_EBA (1<<29) /* Enable Bus Address Parity */
238#define HID0_EBD (1<<28) /* Enable Bus Data Parity */
239#define HID0_SBCLK (1<<27)
240#define HID0_EICE (1<<26)
241#define HID0_ECLK (1<<25)
242#define HID0_PAR (1<<24)
243#define HID0_DOZE (1<<23)
244#define HID0_NAP (1<<22)
245#define HID0_SLEEP (1<<21)
246#define HID0_DPM (1<<20)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500247#define HID0_ICE (1<<HID0_ICE_SHIFT) /* Instruction Cache Enable */
248#define HID0_DCE (1<<HID0_DCE_SHIFT) /* Data Cache Enable */
Andy Fleming61a21e92007-08-14 01:34:21 -0500249#define HID0_TBEN (1<<14) /* Time Base Enable */
wdenk3c74e322004-02-22 23:46:08 +0000250#define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500251#define HID0_DLOCK (1<<HID0_DLOCK_SHIFT) /* Data Cache Lock */
wdenk3c74e322004-02-22 23:46:08 +0000252#define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
253#define HID0_DCFI (1<<10) /* Data Cache Flash Invalidate */
254#define HID0_DCI HID0_DCFI
wdenk935ecca2002-08-06 20:46:37 +0000255#define HID0_SPD (1<<9) /* Speculative disable */
Andy Fleming61a21e92007-08-14 01:34:21 -0500256#define HID0_ENMAS7 (1<<7) /* Enable MAS7 Update for 36-bit phys */
wdenk935ecca2002-08-06 20:46:37 +0000257#define HID0_SGE (1<<7) /* Store Gathering Enable */
wdenk3c74e322004-02-22 23:46:08 +0000258#define HID0_SIED HID_SGE /* Serial Instr. Execution [Disable] */
wdenk935ecca2002-08-06 20:46:37 +0000259#define HID0_DCFA (1<<6) /* Data Cache Flush Assist */
260#define HID0_BTIC (1<<5) /* Branch Target Instruction Cache Enable */
261#define HID0_ABE (1<<3) /* Address Broadcast Enable */
wdenk3c74e322004-02-22 23:46:08 +0000262#define HID0_BHTE (1<<2) /* Branch History Table Enable */
263#define HID0_BTCD (1<<1) /* Branch target cache disable */
264#define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
Andy Fleming81f481c2007-04-23 02:24:28 -0500265#define HID1_RFXE (1<<17) /* Read Fault Exception Enable */
266#define HID1_ASTME (1<<13) /* Address bus streaming mode */
267#define HID1_ABE (1<<12) /* Address broadcast enable */
Sandeep Gopalpetff8473e2010-03-12 10:45:02 +0530268#define HID1_MBDD (1<<6) /* optimized sync instruction */
wdenk3c74e322004-02-22 23:46:08 +0000269#define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
wdenk42d1f032003-10-15 23:53:47 +0000270#ifndef CONFIG_BOOKE
wdenk3c74e322004-02-22 23:46:08 +0000271#define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
272#define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
wdenk42d1f032003-10-15 23:53:47 +0000273#else
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700274#define SPRN_IAC1 0x138 /* Book E Instruction Address Compare 1 */
275#define SPRN_IAC2 0x139 /* Book E Instruction Address Compare 2 */
wdenk42d1f032003-10-15 23:53:47 +0000276#endif /* CONFIG_BOOKE */
wdenk3c74e322004-02-22 23:46:08 +0000277#define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
278#define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
279#define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
280#define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
281#define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
282#define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
283#define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
284#define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700285#define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
286#define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
287#define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
288#define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
289#define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
290#define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
291#define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
292#define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
wdenk3c74e322004-02-22 23:46:08 +0000293#define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
294#define ICCR_NOCACHE 0 /* Noncacheable */
295#define ICCR_CACHE 1 /* Cacheable */
296#define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
Matthias Fuchs58ea1422009-07-22 17:27:56 +0200297#ifdef CONFIG_BOOKE
298#define SPRN_ICDBTRL 0x39e /* instruction cache debug tag register low */
299#define SPRN_ICDBTRH 0x39f /* instruction cache debug tag register high */
300#endif
wdenk3c74e322004-02-22 23:46:08 +0000301#define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
302#define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
303#define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200304#define SPRN_IMMR 0x27E /* Internal Memory Map Register */
Matthias Fuchs58ea1422009-07-22 17:27:56 +0200305#ifdef CONFIG_BOOKE
306#define SPRN_INV0 0x370 /* Instruction Cache Normal Victim 0 */
307#define SPRN_INV1 0x371 /* Instruction Cache Normal Victim 1 */
308#define SPRN_INV2 0x372 /* Instruction Cache Normal Victim 2 */
309#define SPRN_INV3 0x373 /* Instruction Cache Normal Victim 3 */
310#define SPRN_ITV0 0x374 /* Instruction Cache Transient Victim 0 */
311#define SPRN_ITV1 0x375 /* Instruction Cache Transient Victim 1 */
312#define SPRN_ITV2 0x376 /* Instruction Cache Transient Victim 2 */
313#define SPRN_ITV3 0x377 /* Instruction Cache Transient Victim 3 */
314#define SPRN_IVLIM 0x399 /* Instruction Cache Victim Limit */
315#endif
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700316#define SPRN_LDSTCR 0x3F8 /* Load/Store Control Register */
wdenk3c74e322004-02-22 23:46:08 +0000317#define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */
318#define SPRN_LR 0x008 /* Link Register */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700319#define SPRN_MBAR 0x137 /* System memory base address */
wdenk3c74e322004-02-22 23:46:08 +0000320#define SPRN_MMCR0 0x3B8 /* Monitor Mode Control Register 0 */
321#define SPRN_MMCR1 0x3BC /* Monitor Mode Control Register 1 */
Matthias Fuchs58ea1422009-07-22 17:27:56 +0200322#ifdef CONFIG_BOOKE
323#define SPRN_MMUCR 0x3b2 /* MMU Control Register */
324#endif
wdenk3c74e322004-02-22 23:46:08 +0000325#define SPRN_PBL1 0x3FC /* Protection Bound Lower 1 */
326#define SPRN_PBL2 0x3FE /* Protection Bound Lower 2 */
327#define SPRN_PBU1 0x3FD /* Protection Bound Upper 1 */
328#define SPRN_PBU2 0x3FF /* Protection Bound Upper 2 */
wdenk42d1f032003-10-15 23:53:47 +0000329#ifndef CONFIG_BOOKE
wdenk3c74e322004-02-22 23:46:08 +0000330#define SPRN_PID 0x3B1 /* Process ID */
331#define SPRN_PIR 0x3FF /* Processor Identification Register */
wdenk42d1f032003-10-15 23:53:47 +0000332#else
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700333#define SPRN_PID 0x030 /* Book E Process ID */
334#define SPRN_PIR 0x11E /* Book E Processor Identification Register */
wdenk42d1f032003-10-15 23:53:47 +0000335#endif /* CONFIG_BOOKE */
wdenk3c74e322004-02-22 23:46:08 +0000336#define SPRN_PIT 0x3DB /* Programmable Interval Timer */
337#define SPRN_PMC1 0x3B9 /* Performance Counter Register 1 */
338#define SPRN_PMC2 0x3BA /* Performance Counter Register 2 */
339#define SPRN_PMC3 0x3BD /* Performance Counter Register 3 */
340#define SPRN_PMC4 0x3BE /* Performance Counter Register 4 */
341#define SPRN_PVR 0x11F /* Processor Version Register */
342#define SPRN_RPA 0x3D6 /* Required Physical Address Register */
Matthias Fuchs58ea1422009-07-22 17:27:56 +0200343#ifdef CONFIG_BOOKE
344#define SPRN_RSTCFG 0x39b /* Reset Configuration */
345#endif
wdenk3c74e322004-02-22 23:46:08 +0000346#define SPRN_SDA 0x3BF /* Sampled Data Address Register */
347#define SPRN_SDR1 0x019 /* MMU Hash Base Register */
348#define SPRN_SGR 0x3B9 /* Storage Guarded Register */
349#define SGR_NORMAL 0
350#define SGR_GUARDED 1
351#define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
352#define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
353#define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
354#define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
355#define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
Stefan Roesee01bd212007-03-21 13:38:59 +0100356#define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
357#define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
358#define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
359#define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
wdenk3c74e322004-02-22 23:46:08 +0000360#define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
361#define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
362#define SPRN_SRR2 0x3DE /* Save/Restore Register 2 */
Grzegorz Bernackiefa35cf2007-06-15 11:19:28 +0200363#define SPRN_SRR3 0x3DF /* Save/Restore Register 3 */
Matthias Fuchs58ea1422009-07-22 17:27:56 +0200364
wdenk0ac6f8b2004-07-09 23:27:13 +0000365#ifdef CONFIG_BOOKE
366#define SPRN_SVR 0x3FF /* System Version Register */
367#else
368#define SPRN_SVR 0x11E /* System Version Register */
369#endif
wdenk3c74e322004-02-22 23:46:08 +0000370#define SPRN_TBHI 0x3DC /* Time Base High */
371#define SPRN_TBHU 0x3CC /* Time Base High User-mode */
372#define SPRN_TBLO 0x3DD /* Time Base Low */
373#define SPRN_TBLU 0x3CD /* Time Base Low User-mode */
Stefan Roese182e1062005-11-07 09:57:57 +0100374#define SPRN_TBRL 0x10C /* Time Base Read Lower Register */
375#define SPRN_TBRU 0x10D /* Time Base Read Upper Register */
376#define SPRN_TBWL 0x11C /* Time Base Write Lower Register */
377#define SPRN_TBWU 0x11D /* Time Base Write Upper Register */
wdenk42d1f032003-10-15 23:53:47 +0000378#ifndef CONFIG_BOOKE
wdenk3c74e322004-02-22 23:46:08 +0000379#define SPRN_TCR 0x3DA /* Timer Control Register */
wdenk42d1f032003-10-15 23:53:47 +0000380#else
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700381#define SPRN_TCR 0x154 /* Book E Timer Control Register */
wdenk42d1f032003-10-15 23:53:47 +0000382#endif /* CONFIG_BOOKE */
wdenk3c74e322004-02-22 23:46:08 +0000383#define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
384#define WP_2_17 0 /* 2^17 clocks */
385#define WP_2_21 1 /* 2^21 clocks */
386#define WP_2_25 2 /* 2^25 clocks */
387#define WP_2_29 3 /* 2^29 clocks */
388#define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
389#define WRC_NONE 0 /* No reset will occur */
390#define WRC_CORE 1 /* Core reset will occur */
391#define WRC_CHIP 2 /* Chip reset will occur */
392#define WRC_SYSTEM 3 /* System reset will occur */
393#define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
394#define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
395#define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
396#define FP_2_9 0 /* 2^9 clocks */
397#define FP_2_13 1 /* 2^13 clocks */
398#define FP_2_17 2 /* 2^17 clocks */
399#define FP_2_21 3 /* 2^21 clocks */
400#define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
401#define TCR_ARE 0x00400000 /* Auto Reload Enable */
402#define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
403#define THRM1_TIN (1<<0)
404#define THRM1_TIV (1<<1)
405#define THRM1_THRES (0x7f<<2)
406#define THRM1_TID (1<<29)
407#define THRM1_TIE (1<<30)
408#define THRM1_V (1<<31)
409#define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
410#define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
411#define THRM3_E (1<<31)
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700412#define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
wdenk42d1f032003-10-15 23:53:47 +0000413#ifndef CONFIG_BOOKE
wdenk3c74e322004-02-22 23:46:08 +0000414#define SPRN_TSR 0x3D8 /* Timer Status Register */
wdenk42d1f032003-10-15 23:53:47 +0000415#else
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700416#define SPRN_TSR 0x150 /* Book E Timer Status Register */
wdenk42d1f032003-10-15 23:53:47 +0000417#endif /* CONFIG_BOOKE */
wdenk3c74e322004-02-22 23:46:08 +0000418#define TSR_ENW 0x80000000 /* Enable Next Watchdog */
419#define TSR_WIS 0x40000000 /* WDT Interrupt Status */
420#define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
421#define WRS_NONE 0 /* No WDT reset occurred */
422#define WRS_CORE 1 /* WDT forced core reset */
423#define WRS_CHIP 2 /* WDT forced chip reset */
424#define WRS_SYSTEM 3 /* WDT forced system reset */
425#define TSR_PIS 0x08000000 /* PIT Interrupt Status */
426#define TSR_FIS 0x04000000 /* FIT Interrupt Status */
427#define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
428#define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
429#define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
430#define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
431#define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
432#define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
433#define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
434#define SPRN_XER 0x001 /* Fixed Point Exception Register */
435#define SPRN_ZPR 0x3B0 /* Zone Protection Register */
wdenk935ecca2002-08-06 20:46:37 +0000436
wdenk42d1f032003-10-15 23:53:47 +0000437/* Book E definitions */
438#define SPRN_DECAR 0x036 /* Decrementer Auto Reload Register */
439#define SPRN_CSRR0 0x03A /* Critical SRR0 */
440#define SPRN_CSRR1 0x03B /* Critical SRR0 */
wdenk3c74e322004-02-22 23:46:08 +0000441#define SPRN_IVPR 0x03F /* Interrupt Vector Prefix Register */
wdenk42d1f032003-10-15 23:53:47 +0000442#define SPRN_USPRG0 0x100 /* User Special Purpose Register General 0 */
wdenk3c74e322004-02-22 23:46:08 +0000443#define SPRN_SPRG4R 0x104 /* Special Purpose Register General 4 Read */
444#define SPRN_SPRG5R 0x105 /* Special Purpose Register General 5 Read */
445#define SPRN_SPRG6R 0x106 /* Special Purpose Register General 6 Read */
446#define SPRN_SPRG7R 0x107 /* Special Purpose Register General 7 Read */
447#define SPRN_SPRG4W 0x114 /* Special Purpose Register General 4 Write */
448#define SPRN_SPRG5W 0x115 /* Special Purpose Register General 5 Write */
449#define SPRN_SPRG6W 0x116 /* Special Purpose Register General 6 Write */
450#define SPRN_SPRG7W 0x117 /* Special Purpose Register General 7 Write */
wdenk42d1f032003-10-15 23:53:47 +0000451#define SPRN_DBCR2 0x136 /* Debug Control Register 2 */
wdenk3c74e322004-02-22 23:46:08 +0000452#define SPRN_IAC3 0x13A /* Instruction Address Compare 3 */
453#define SPRN_IAC4 0x13B /* Instruction Address Compare 4 */
wdenk42d1f032003-10-15 23:53:47 +0000454#define SPRN_DVC1 0x13E /* Data Value Compare Register 1 */
455#define SPRN_DVC2 0x13F /* Data Value Compare Register 2 */
456#define SPRN_IVOR0 0x190 /* Interrupt Vector Offset Register 0 */
457#define SPRN_IVOR1 0x191 /* Interrupt Vector Offset Register 1 */
458#define SPRN_IVOR2 0x192 /* Interrupt Vector Offset Register 2 */
459#define SPRN_IVOR3 0x193 /* Interrupt Vector Offset Register 3 */
460#define SPRN_IVOR4 0x194 /* Interrupt Vector Offset Register 4 */
461#define SPRN_IVOR5 0x195 /* Interrupt Vector Offset Register 5 */
462#define SPRN_IVOR6 0x196 /* Interrupt Vector Offset Register 6 */
463#define SPRN_IVOR7 0x197 /* Interrupt Vector Offset Register 7 */
464#define SPRN_IVOR8 0x198 /* Interrupt Vector Offset Register 8 */
465#define SPRN_IVOR9 0x199 /* Interrupt Vector Offset Register 9 */
466#define SPRN_IVOR10 0x19a /* Interrupt Vector Offset Register 10 */
467#define SPRN_IVOR11 0x19b /* Interrupt Vector Offset Register 11 */
468#define SPRN_IVOR12 0x19c /* Interrupt Vector Offset Register 12 */
469#define SPRN_IVOR13 0x19d /* Interrupt Vector Offset Register 13 */
470#define SPRN_IVOR14 0x19e /* Interrupt Vector Offset Register 14 */
471#define SPRN_IVOR15 0x19f /* Interrupt Vector Offset Register 15 */
Kumar Gala26f4cdba2009-08-14 13:37:54 -0500472#define SPRN_IVOR38 0x1b0 /* Interrupt Vector Offset Register 38 */
473#define SPRN_IVOR39 0x1b1 /* Interrupt Vector Offset Register 39 */
474#define SPRN_IVOR40 0x1b2 /* Interrupt Vector Offset Register 40 */
475#define SPRN_IVOR41 0x1b3 /* Interrupt Vector Offset Register 41 */
476#define SPRN_GIVOR2 0x1b8 /* Guest Interrupt Vector Offset Register 2 */
477#define SPRN_GIVOR3 0x1b9 /* Guest Interrupt Vector Offset Register 3 */
478#define SPRN_GIVOR4 0x1ba /* Guest Interrupt Vector Offset Register 4 */
479#define SPRN_GIVOR8 0x1bb /* Guest Interrupt Vector Offset Register 8 */
480#define SPRN_GIVOR13 0x1bc /* Guest Interrupt Vector Offset Register 13 */
481#define SPRN_GIVOR14 0x1bd /* Guest Interrupt Vector Offset Register 14 */
wdenk42d1f032003-10-15 23:53:47 +0000482
483/* e500 definitions */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700484#define SPRN_L1CFG0 0x203 /* L1 Cache Configuration Register 0 */
485#define SPRN_L1CFG1 0x204 /* L1 Cache Configuration Register 1 */
Kumar Gala7f9f4342008-07-14 14:07:02 -0500486#define SPRN_L2CFG0 0x207 /* L2 Cache Configuration Register 0 */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700487#define SPRN_L1CSR0 0x3f2 /* L1 Data Cache Control and Status Register 0 */
488#define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
Scott Wood33eee332012-08-14 10:14:53 +0000489#define L1CSR0_CUL 0x00000400 /* (D-)Cache Unable to Lock */
Kumar Gala33f57bd2010-03-26 15:14:43 -0500490#define L1CSR0_DCLFR 0x00000100 /* D-Cache Lock Flash Reset */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700491#define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
492#define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
493#define SPRN_L1CSR1 0x3f3 /* L1 Instruction Cache Control and Status Register 1 */
494#define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
Scott Wood33eee332012-08-14 10:14:53 +0000495#define L1CSR1_ICUL 0x00000400 /* I-Cache Unable to Lock */
Kumar Gala33f57bd2010-03-26 15:14:43 -0500496#define L1CSR1_ICLFR 0x00000100 /* I-Cache Lock Flash Reset */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700497#define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */
498#define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */
Kumar Gala7f9f4342008-07-14 14:07:02 -0500499#define SPRN_L1CSR2 0x25e /* L1 Data Cache Control and Status Register 2 */
Kumar Galafd3c9be2010-05-05 22:35:27 -0500500#define L1CSR2_DCWS 0x40000000 /* Data Cache Write Shadow */
Kumar Gala7f9f4342008-07-14 14:07:02 -0500501#define SPRN_L2CSR0 0x3f9 /* L2 Data Cache Control and Status Register 0 */
502#define L2CSR0_L2E 0x80000000 /* L2 Cache Enable */
503#define L2CSR0_L2PE 0x40000000 /* L2 Cache Parity/ECC Enable */
504#define L2CSR0_L2WP 0x1c000000 /* L2 I/D Way Partioning */
505#define L2CSR0_L2CM 0x03000000 /* L2 Cache Coherency Mode */
506#define L2CSR0_L2FI 0x00200000 /* L2 Cache Flash Invalidate */
507#define L2CSR0_L2IO 0x00100000 /* L2 Cache Instruction Only */
508#define L2CSR0_L2DO 0x00010000 /* L2 Cache Data Only */
509#define L2CSR0_L2REP 0x00003000 /* L2 Line Replacement Algo */
James Yang9cd95ac2013-03-25 07:40:03 +0000510
511/* e6500 */
512#define L2CSR0_L2REP_SPLRUAGE 0x00000000 /* L2REP Streaming PLRU with Aging */
513#define L2CSR0_L2REP_FIFO 0x00001000 /* L2REP FIFO */
514#define L2CSR0_L2REP_SPLRU 0x00002000 /* L2REP Streaming PLRU */
515#define L2CSR0_L2REP_PLRU 0x00003000 /* L2REP PLRU */
516
517#define L2CSR0_L2REP_MODE L2CSR0_L2REP_SPLRUAGE
518
Kumar Gala7f9f4342008-07-14 14:07:02 -0500519#define L2CSR0_L2FL 0x00000800 /* L2 Cache Flush */
520#define L2CSR0_L2LFC 0x00000400 /* L2 Cache Lock Flash Clear */
521#define L2CSR0_L2LOA 0x00000080 /* L2 Cache Lock Overflow Allocate */
522#define L2CSR0_L2LO 0x00000020 /* L2 Cache Lock Overflow */
523#define SPRN_L2CSR1 0x3fa /* L2 Data Cache Control and Status Register 1 */
wdenk42d1f032003-10-15 23:53:47 +0000524
Kumar Galaf8523cb2009-02-06 09:56:35 -0600525#define SPRN_TLB0CFG 0x2B0 /* TLB 0 Config Register */
526#define SPRN_TLB1CFG 0x2B1 /* TLB 1 Config Register */
Scott Wood3ea21532012-08-20 13:10:08 +0000527#define TLBnCFG_NENTRY_MASK 0x00000fff
Kumar Gala50cf3d12011-10-31 22:13:26 -0500528#define SPRN_TLB0PS 0x158 /* TLB 0 Page Size Register */
529#define SPRN_TLB1PS 0x159 /* TLB 1 Page Size Register */
wdenk3c74e322004-02-22 23:46:08 +0000530#define SPRN_MMUCSR0 0x3f4 /* MMU control and status register 0 */
Kumar Gala50cf3d12011-10-31 22:13:26 -0500531#define SPRN_MMUCFG 0x3F7 /* MMU Configuration Register */
532#define MMUCFG_MAVN 0x00000003 /* MMU Architecture Version Number */
533#define MMUCFG_MAVN_V1 0x00000000 /* v1.0 */
534#define MMUCFG_MAVN_V2 0x00000001 /* v2.0 */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700535#define SPRN_MAS0 0x270 /* MMU Assist Register 0 */
536#define SPRN_MAS1 0x271 /* MMU Assist Register 1 */
537#define SPRN_MAS2 0x272 /* MMU Assist Register 2 */
538#define SPRN_MAS3 0x273 /* MMU Assist Register 3 */
539#define SPRN_MAS4 0x274 /* MMU Assist Register 4 */
540#define SPRN_MAS5 0x275 /* MMU Assist Register 5 */
541#define SPRN_MAS6 0x276 /* MMU Assist Register 6 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500542#define SPRN_MAS7 0x3B0 /* MMU Assist Register 7 */
Scott Wooddcc87dd2009-08-20 17:45:05 -0500543#define SPRN_MAS8 0x155 /* MMU Assist Register 8 */
wdenk42d1f032003-10-15 23:53:47 +0000544
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700545#define SPRN_IVOR32 0x210 /* Interrupt Vector Offset Register 32 */
546#define SPRN_IVOR33 0x211 /* Interrupt Vector Offset Register 33 */
547#define SPRN_IVOR34 0x212 /* Interrupt Vector Offset Register 34 */
548#define SPRN_IVOR35 0x213 /* Interrupt Vector Offset Register 35 */
Kumar Gala26f4cdba2009-08-14 13:37:54 -0500549#define SPRN_IVOR36 0x214 /* Interrupt Vector Offset Register 36 */
550#define SPRN_IVOR37 0x215 /* Interrupt Vector Offset Register 37 */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700551#define SPRN_SPEFSCR 0x200 /* SPE & Embedded FP Status & Control */
wdenk42d1f032003-10-15 23:53:47 +0000552
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700553#define SPRN_MCSRR0 0x23a /* Machine Check Save and Restore Register 0 */
554#define SPRN_MCSRR1 0x23b /* Machine Check Save and Restore Register 1 */
wdenk42d1f032003-10-15 23:53:47 +0000555#define SPRN_BUCSR 0x3f5 /* Branch Control and Status Register */
Kumar Galaae391392010-03-29 21:03:11 -0500556#define BUCSR_STAC_EN 0x01000000 /* Segment target addr cache enable */
557#define BUCSR_LS_EN 0x00400000 /* Link stack enable */
Kumar Gala69bcf5b2010-03-29 13:50:31 -0500558#define BUCSR_BBFI 0x00000200 /* Branch buffer flash invalidate */
559#define BUCSR_BPEN 0x00000001 /* Branch prediction enable */
Kumar Galaae391392010-03-29 21:03:11 -0500560#define BUCSR_ENABLE (BUCSR_STAC_EN|BUCSR_LS_EN|BUCSR_BBFI|BUCSR_BPEN)
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700561#define SPRN_BBEAR 0x201 /* Branch Buffer Entry Address Register */
562#define SPRN_BBTAR 0x202 /* Branch Buffer Target Address Register */
563#define SPRN_PID1 0x279 /* Process ID Register 1 */
564#define SPRN_PID2 0x27a /* Process ID Register 2 */
wdenk42d1f032003-10-15 23:53:47 +0000565#define SPRN_MCSR 0x23c /* Machine Check Syndrome register */
Andy Fleming61a21e92007-08-14 01:34:21 -0500566#define SPRN_MCAR 0x23d /* Machine Check Address register */
Grzegorz Bernackiefa35cf2007-06-15 11:19:28 +0200567#define MCSR_MCS 0x80000000 /* Machine Check Summary */
568#define MCSR_IB 0x40000000 /* Instruction PLB Error */
Grant Ericksonc821b5f2008-05-22 14:44:14 -0700569#if defined(CONFIG_440)
Grzegorz Bernackiefa35cf2007-06-15 11:19:28 +0200570#define MCSR_DRB 0x20000000 /* Data Read PLB Error */
571#define MCSR_DWB 0x10000000 /* Data Write PLB Error */
Grant Ericksonc821b5f2008-05-22 14:44:14 -0700572#else
573#define MCSR_DB 0x20000000 /* Data PLB Error */
574#endif /* defined(CONFIG_440) */
Grzegorz Bernackiefa35cf2007-06-15 11:19:28 +0200575#define MCSR_TLBP 0x08000000 /* TLB Parity Error */
576#define MCSR_ICP 0x04000000 /* I-Cache Parity Error */
577#define MCSR_DCSP 0x02000000 /* D-Cache Search Parity Error */
578#define MCSR_DCFP 0x01000000 /* D-Cache Flush Parity Error */
579#define MCSR_IMPE 0x00800000 /* Imprecise Machine Check Exception */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700580#define ESR_ST 0x00800000 /* Store Operation */
wdenk42d1f032003-10-15 23:53:47 +0000581
Jon Loeligerdebb7352006-04-26 17:58:56 -0500582#if defined(CONFIG_MPC86xx)
Jon Loeligercfc7a7f2007-08-02 14:42:20 -0500583#define SPRN_MSSCR0 0x3f6
584#define SPRN_MSSSR0 0x3f7
Jon Loeligerdebb7352006-04-26 17:58:56 -0500585#endif
586
Andy Flemingcd7ad622013-03-25 07:33:10 +0000587#define SPRN_HDBCR0 0x3d0
588#define SPRN_HDBCR1 0x3d1
589#define SPRN_HDBCR2 0x3d2
590#define SPRN_HDBCR3 0x3d3
591#define SPRN_HDBCR4 0x3d4
592#define SPRN_HDBCR5 0x3d5
593#define SPRN_HDBCR6 0x3d6
594#define SPRN_HDBCR7 0x277
595#define SPRN_HDBCR8 0x278
596
wdenk935ecca2002-08-06 20:46:37 +0000597/* Short-hand versions for a number of the above SPRNs */
598
wdenk3c74e322004-02-22 23:46:08 +0000599#define CTR SPRN_CTR /* Counter Register */
600#define DAR SPRN_DAR /* Data Address Register */
601#define DABR SPRN_DABR /* Data Address Breakpoint Register */
602#define DAC1 SPRN_DAC1 /* Data Address Register 1 */
603#define DAC2 SPRN_DAC2 /* Data Address Register 2 */
604#define DBAT0L SPRN_DBAT0L /* Data BAT 0 Lower Register */
605#define DBAT0U SPRN_DBAT0U /* Data BAT 0 Upper Register */
606#define DBAT1L SPRN_DBAT1L /* Data BAT 1 Lower Register */
607#define DBAT1U SPRN_DBAT1U /* Data BAT 1 Upper Register */
608#define DBAT2L SPRN_DBAT2L /* Data BAT 2 Lower Register */
609#define DBAT2U SPRN_DBAT2U /* Data BAT 2 Upper Register */
610#define DBAT3L SPRN_DBAT3L /* Data BAT 3 Lower Register */
611#define DBAT3U SPRN_DBAT3U /* Data BAT 3 Upper Register */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700612#define DBAT4L SPRN_DBAT4L /* Data BAT 4 Lower Register */
613#define DBAT4U SPRN_DBAT4U /* Data BAT 4 Upper Register */
614#define DBAT5L SPRN_DBAT5L /* Data BAT 5 Lower Register */
615#define DBAT5U SPRN_DBAT5U /* Data BAT 5 Upper Register */
616#define DBAT6L SPRN_DBAT6L /* Data BAT 6 Lower Register */
617#define DBAT6U SPRN_DBAT6U /* Data BAT 6 Upper Register */
618#define DBAT7L SPRN_DBAT7L /* Data BAT 7 Lower Register */
619#define DBAT7U SPRN_DBAT7U /* Data BAT 7 Upper Register */
wdenk3c74e322004-02-22 23:46:08 +0000620#define DBCR0 SPRN_DBCR0 /* Debug Control Register 0 */
621#define DBCR1 SPRN_DBCR1 /* Debug Control Register 1 */
622#define DBSR SPRN_DBSR /* Debug Status Register */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200623#define DCMP SPRN_DCMP /* Data TLB Compare Register */
624#define DEC SPRN_DEC /* Decrement Register */
625#define DMISS SPRN_DMISS /* Data TLB Miss Register */
wdenk3c74e322004-02-22 23:46:08 +0000626#define DSISR SPRN_DSISR /* Data Storage Interrupt Status Register */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200627#define EAR SPRN_EAR /* External Address Register */
wdenk3c74e322004-02-22 23:46:08 +0000628#define ESR SPRN_ESR /* Exception Syndrome Register */
629#define HASH1 SPRN_HASH1 /* Primary Hash Address Register */
630#define HASH2 SPRN_HASH2 /* Secondary Hash Address Register */
631#define HID0 SPRN_HID0 /* Hardware Implementation Register 0 */
632#define HID1 SPRN_HID1 /* Hardware Implementation Register 1 */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200633#define IABR SPRN_IABR /* Instruction Address Breakpoint Register */
wdenk3c74e322004-02-22 23:46:08 +0000634#define IAC1 SPRN_IAC1 /* Instruction Address Register 1 */
635#define IAC2 SPRN_IAC2 /* Instruction Address Register 2 */
636#define IBAT0L SPRN_IBAT0L /* Instruction BAT 0 Lower Register */
637#define IBAT0U SPRN_IBAT0U /* Instruction BAT 0 Upper Register */
638#define IBAT1L SPRN_IBAT1L /* Instruction BAT 1 Lower Register */
639#define IBAT1U SPRN_IBAT1U /* Instruction BAT 1 Upper Register */
640#define IBAT2L SPRN_IBAT2L /* Instruction BAT 2 Lower Register */
641#define IBAT2U SPRN_IBAT2U /* Instruction BAT 2 Upper Register */
642#define IBAT3L SPRN_IBAT3L /* Instruction BAT 3 Lower Register */
643#define IBAT3U SPRN_IBAT3U /* Instruction BAT 3 Upper Register */
644#define IBAT4L SPRN_IBAT4L /* Instruction BAT 4 Lower Register */
645#define IBAT4U SPRN_IBAT4U /* Instruction BAT 4 Upper Register */
646#define IBAT5L SPRN_IBAT5L /* Instruction BAT 5 Lower Register */
647#define IBAT5U SPRN_IBAT5U /* Instruction BAT 5 Upper Register */
648#define IBAT6L SPRN_IBAT6L /* Instruction BAT 6 Lower Register */
649#define IBAT6U SPRN_IBAT6U /* Instruction BAT 6 Upper Register */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200650#define IBAT7L SPRN_IBAT7L /* Instruction BAT 7 Lower Register */
wdenk3c74e322004-02-22 23:46:08 +0000651#define IBAT7U SPRN_IBAT7U /* Instruction BAT 7 Lower Register */
652#define ICMP SPRN_ICMP /* Instruction TLB Compare Register */
653#define IMISS SPRN_IMISS /* Instruction TLB Miss Register */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200654#define IMMR SPRN_IMMR /* PPC 860/821 Internal Memory Map Register */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700655#define LDSTCR SPRN_LDSTCR /* Load/Store Control Register */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200656#define L2CR SPRN_L2CR /* PPC 750 L2 control register */
wdenk3c74e322004-02-22 23:46:08 +0000657#define LR SPRN_LR
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700658#define MBAR SPRN_MBAR /* System memory base address */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500659#if defined(CONFIG_MPC86xx)
Ed Swarthout2e4d94f2007-07-27 01:50:45 -0500660#define MSSCR0 SPRN_MSSCR0
Jon Loeligerdebb7352006-04-26 17:58:56 -0500661#endif
662#if defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
wdenk42d1f032003-10-15 23:53:47 +0000663#define PIR SPRN_PIR
664#endif
wdenk36c72872004-06-09 17:45:32 +0000665#define SVR SPRN_SVR /* System-On-Chip Version Register */
wdenk3c74e322004-02-22 23:46:08 +0000666#define PVR SPRN_PVR /* Processor Version */
667#define RPA SPRN_RPA /* Required Physical Address Register */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200668#define SDR1 SPRN_SDR1 /* MMU hash base register */
wdenk3c74e322004-02-22 23:46:08 +0000669#define SPR0 SPRN_SPRG0 /* Supervisor Private Registers */
670#define SPR1 SPRN_SPRG1
671#define SPR2 SPRN_SPRG2
672#define SPR3 SPRN_SPRG3
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700673#define SPRG0 SPRN_SPRG0
674#define SPRG1 SPRN_SPRG1
675#define SPRG2 SPRN_SPRG2
676#define SPRG3 SPRN_SPRG3
677#define SPRG4 SPRN_SPRG4
678#define SPRG5 SPRN_SPRG5
679#define SPRG6 SPRN_SPRG6
680#define SPRG7 SPRN_SPRG7
wdenk3c74e322004-02-22 23:46:08 +0000681#define SRR0 SPRN_SRR0 /* Save and Restore Register 0 */
682#define SRR1 SPRN_SRR1 /* Save and Restore Register 1 */
Grzegorz Bernackiefa35cf2007-06-15 11:19:28 +0200683#define SRR2 SPRN_SRR2 /* Save and Restore Register 2 */
684#define SRR3 SPRN_SRR3 /* Save and Restore Register 3 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000685#define SVR SPRN_SVR /* System Version Register */
wdenk3c74e322004-02-22 23:46:08 +0000686#define TBRL SPRN_TBRL /* Time Base Read Lower Register */
687#define TBRU SPRN_TBRU /* Time Base Read Upper Register */
688#define TBWL SPRN_TBWL /* Time Base Write Lower Register */
689#define TBWU SPRN_TBWU /* Time Base Write Upper Register */
690#define TCR SPRN_TCR /* Timer Control Register */
691#define TSR SPRN_TSR /* Timer Status Register */
wdenk935ecca2002-08-06 20:46:37 +0000692#define ICTC 1019
wdenk3c74e322004-02-22 23:46:08 +0000693#define THRM1 SPRN_THRM1 /* Thermal Management Register 1 */
694#define THRM2 SPRN_THRM2 /* Thermal Management Register 2 */
695#define THRM3 SPRN_THRM3 /* Thermal Management Register 3 */
696#define XER SPRN_XER
wdenk935ecca2002-08-06 20:46:37 +0000697
wdenk3c74e322004-02-22 23:46:08 +0000698#define DECAR SPRN_DECAR
699#define CSRR0 SPRN_CSRR0
700#define CSRR1 SPRN_CSRR1
701#define IVPR SPRN_IVPR
Jon Loeligerae624162006-08-22 18:07:00 -0500702#define USPRG0 SPRN_USPRG
wdenk3c74e322004-02-22 23:46:08 +0000703#define SPRG4R SPRN_SPRG4R
704#define SPRG5R SPRN_SPRG5R
705#define SPRG6R SPRN_SPRG6R
706#define SPRG7R SPRN_SPRG7R
707#define SPRG4W SPRN_SPRG4W
708#define SPRG5W SPRN_SPRG5W
709#define SPRG6W SPRN_SPRG6W
710#define SPRG7W SPRN_SPRG7W
wdenk42d1f032003-10-15 23:53:47 +0000711#define DEAR SPRN_DEAR
wdenk3c74e322004-02-22 23:46:08 +0000712#define DBCR2 SPRN_DBCR2
713#define IAC3 SPRN_IAC3
714#define IAC4 SPRN_IAC4
715#define DVC1 SPRN_DVC1
716#define DVC2 SPRN_DVC2
717#define IVOR0 SPRN_IVOR0
718#define IVOR1 SPRN_IVOR1
719#define IVOR2 SPRN_IVOR2
720#define IVOR3 SPRN_IVOR3
721#define IVOR4 SPRN_IVOR4
722#define IVOR5 SPRN_IVOR5
723#define IVOR6 SPRN_IVOR6
724#define IVOR7 SPRN_IVOR7
725#define IVOR8 SPRN_IVOR8
726#define IVOR9 SPRN_IVOR9
727#define IVOR10 SPRN_IVOR10
728#define IVOR11 SPRN_IVOR11
729#define IVOR12 SPRN_IVOR12
730#define IVOR13 SPRN_IVOR13
731#define IVOR14 SPRN_IVOR14
732#define IVOR15 SPRN_IVOR15
wdenk42d1f032003-10-15 23:53:47 +0000733#define IVOR32 SPRN_IVOR32
734#define IVOR33 SPRN_IVOR33
735#define IVOR34 SPRN_IVOR34
736#define IVOR35 SPRN_IVOR35
737#define MCSRR0 SPRN_MCSRR0
738#define MCSRR1 SPRN_MCSRR1
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200739#define L1CSR0 SPRN_L1CSR0
wdenk42d1f032003-10-15 23:53:47 +0000740#define L1CSR1 SPRN_L1CSR1
Kumar Gala7f9f4342008-07-14 14:07:02 -0500741#define L1CSR2 SPRN_L1CSR2
Kumar Galab009f3e2008-01-08 01:22:21 -0600742#define L1CFG0 SPRN_L1CFG0
743#define L1CFG1 SPRN_L1CFG1
Kumar Gala7f9f4342008-07-14 14:07:02 -0500744#define L2CFG0 SPRN_L2CFG0
745#define L2CSR0 SPRN_L2CSR0
746#define L2CSR1 SPRN_L2CSR1
wdenk42d1f032003-10-15 23:53:47 +0000747#define MCSR SPRN_MCSR
748#define MMUCSR0 SPRN_MMUCSR0
749#define BUCSR SPRN_BUCSR
750#define PID0 SPRN_PID
751#define PID1 SPRN_PID1
752#define PID2 SPRN_PID2
753#define MAS0 SPRN_MAS0
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200754#define MAS1 SPRN_MAS1
wdenk42d1f032003-10-15 23:53:47 +0000755#define MAS2 SPRN_MAS2
756#define MAS3 SPRN_MAS3
757#define MAS4 SPRN_MAS4
758#define MAS5 SPRN_MAS5
759#define MAS6 SPRN_MAS6
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500760#define MAS7 SPRN_MAS7
Scott Wooddcc87dd2009-08-20 17:45:05 -0500761#define MAS8 SPRN_MAS8
wdenk935ecca2002-08-06 20:46:37 +0000762
Rafal Jaworowskicc3023b2007-07-19 17:12:28 +0200763#if defined(CONFIG_4xx) || defined(CONFIG_44x) || defined(CONFIG_MPC85xx)
764#define DAR_DEAR DEAR
765#else
766#define DAR_DEAR DAR
767#endif
768
wdenk935ecca2002-08-06 20:46:37 +0000769/* Device Control Registers */
770
wdenk3c74e322004-02-22 23:46:08 +0000771#define DCRN_BEAR 0x090 /* Bus Error Address Register */
772#define DCRN_BESR 0x091 /* Bus Error Syndrome Register */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200773#define BESR_DSES 0x80000000 /* Data-Side Error Status */
wdenk3c74e322004-02-22 23:46:08 +0000774#define BESR_DMES 0x40000000 /* DMA Error Status */
775#define BESR_RWS 0x20000000 /* Read/Write Status */
776#define BESR_ETMASK 0x1C000000 /* Error Type */
777#define ET_PROT 0
778#define ET_PARITY 1
779#define ET_NCFG 2
780#define ET_BUSERR 4
781#define ET_BUSTO 6
782#define DCRN_DMACC0 0x0C4 /* DMA Chained Count Register 0 */
783#define DCRN_DMACC1 0x0CC /* DMA Chained Count Register 1 */
784#define DCRN_DMACC2 0x0D4 /* DMA Chained Count Register 2 */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700785#define DCRN_DMACC3 0x0DC /* DMA Chained Count Register 3 */
786#define DCRN_DMACR0 0x0C0 /* DMA Channel Control Register 0 */
787#define DCRN_DMACR1 0x0C8 /* DMA Channel Control Register 1 */
788#define DCRN_DMACR2 0x0D0 /* DMA Channel Control Register 2 */
789#define DCRN_DMACR3 0x0D8 /* DMA Channel Control Register 3 */
790#define DCRN_DMACT0 0x0C1 /* DMA Count Register 0 */
791#define DCRN_DMACT1 0x0C9 /* DMA Count Register 1 */
792#define DCRN_DMACT2 0x0D1 /* DMA Count Register 2 */
793#define DCRN_DMACT3 0x0D9 /* DMA Count Register 3 */
794#define DCRN_DMADA0 0x0C2 /* DMA Destination Address Register 0 */
795#define DCRN_DMADA1 0x0CA /* DMA Destination Address Register 1 */
796#define DCRN_DMADA2 0x0D2 /* DMA Destination Address Register 2 */
797#define DCRN_DMADA3 0x0DA /* DMA Destination Address Register 3 */
798#define DCRN_DMASA0 0x0C3 /* DMA Source Address Register 0 */
799#define DCRN_DMASA1 0x0CB /* DMA Source Address Register 1 */
800#define DCRN_DMASA2 0x0D3 /* DMA Source Address Register 2 */
801#define DCRN_DMASA3 0x0DB /* DMA Source Address Register 3 */
802#define DCRN_DMASR 0x0E0 /* DMA Status Register */
803#define DCRN_EXIER 0x042 /* External Interrupt Enable Register */
wdenk3c74e322004-02-22 23:46:08 +0000804#define EXIER_CIE 0x80000000 /* Critical Interrupt Enable */
805#define EXIER_SRIE 0x08000000 /* Serial Port Rx Int. Enable */
806#define EXIER_STIE 0x04000000 /* Serial Port Tx Int. Enable */
807#define EXIER_JRIE 0x02000000 /* JTAG Serial Port Rx Int. Enable */
808#define EXIER_JTIE 0x01000000 /* JTAG Serial Port Tx Int. Enable */
809#define EXIER_D0IE 0x00800000 /* DMA Channel 0 Interrupt Enable */
810#define EXIER_D1IE 0x00400000 /* DMA Channel 1 Interrupt Enable */
811#define EXIER_D2IE 0x00200000 /* DMA Channel 2 Interrupt Enable */
812#define EXIER_D3IE 0x00100000 /* DMA Channel 3 Interrupt Enable */
813#define EXIER_E0IE 0x00000010 /* External Interrupt 0 Enable */
814#define EXIER_E1IE 0x00000008 /* External Interrupt 1 Enable */
815#define EXIER_E2IE 0x00000004 /* External Interrupt 2 Enable */
816#define EXIER_E3IE 0x00000002 /* External Interrupt 3 Enable */
817#define EXIER_E4IE 0x00000001 /* External Interrupt 4 Enable */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700818#define DCRN_EXISR 0x040 /* External Interrupt Status Register */
819#define DCRN_IOCR 0x0A0 /* Input/Output Configuration Register */
wdenk3c74e322004-02-22 23:46:08 +0000820#define IOCR_E0TE 0x80000000
821#define IOCR_E0LP 0x40000000
822#define IOCR_E1TE 0x20000000
823#define IOCR_E1LP 0x10000000
824#define IOCR_E2TE 0x08000000
825#define IOCR_E2LP 0x04000000
826#define IOCR_E3TE 0x02000000
827#define IOCR_E3LP 0x01000000
828#define IOCR_E4TE 0x00800000
829#define IOCR_E4LP 0x00400000
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200830#define IOCR_EDT 0x00080000
831#define IOCR_SOR 0x00040000
wdenk3c74e322004-02-22 23:46:08 +0000832#define IOCR_EDO 0x00008000
833#define IOCR_2XC 0x00004000
834#define IOCR_ATC 0x00002000
835#define IOCR_SPD 0x00001000
836#define IOCR_BEM 0x00000800
837#define IOCR_PTD 0x00000400
838#define IOCR_ARE 0x00000080
839#define IOCR_DRC 0x00000020
840#define IOCR_RDM(x) (((x) & 0x3) << 3)
841#define IOCR_TCS 0x00000004
842#define IOCR_SCS 0x00000002
843#define IOCR_SPC 0x00000001
wdenk935ecca2002-08-06 20:46:37 +0000844
wdenk36c72872004-06-09 17:45:32 +0000845/* System-On-Chip Version Register */
846
847/* System-On-Chip Version Register (SVR) field extraction */
848
849#define SVR_VER(svr) (((svr) >> 16) & 0xFFFF) /* Version field */
850#define SVR_REV(svr) (((svr) >> 0) & 0xFFFF) /* Revision field */
851
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700852#define SVR_CID(svr) (((svr) >> 28) & 0x0F) /* Company or manufacturer ID */
853#define SVR_SOCOP(svr) (((svr) >> 22) & 0x3F) /* SOC integration options */
854#define SVR_SID(svr) (((svr) >> 16) & 0x3F) /* SOC ID */
855#define SVR_PROC(svr) (((svr) >> 12) & 0x0F) /* Process revision field */
856#define SVR_MFG(svr) (((svr) >> 8) & 0x0F) /* Manufacturing revision */
857#define SVR_MJREV(svr) (((svr) >> 4) & 0x0F) /* Major SOC design revision indicator */
858#define SVR_MNREV(svr) (((svr) >> 0) & 0x0F) /* Minor SOC design revision indicator */
wdenk935ecca2002-08-06 20:46:37 +0000859
860/* Processor Version Register */
861
862/* Processor Version Register (PVR) field extraction */
863
wdenk3c74e322004-02-22 23:46:08 +0000864#define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
865#define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
wdenk935ecca2002-08-06 20:46:37 +0000866
867/*
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200868 * AMCC has further subdivided the standard PowerPC 16-bit version and
wdenk935ecca2002-08-06 20:46:37 +0000869 * revision subfields of the PVR for the PowerPC 403s into the following:
870 */
871
wdenk3c74e322004-02-22 23:46:08 +0000872#define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
873#define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
874#define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
875#define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
876#define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
877#define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
wdenk935ecca2002-08-06 20:46:37 +0000878
Peter Tysera1c8a712009-02-06 14:30:40 -0600879/* e600 core PVR fields */
880
881#define PVR_E600_VER(pvr) (((pvr) >> 15) & 0xFFFF) /* Version/type */
882#define PVR_E600_TECH(pvr) (((pvr) >> 12) & 0xF) /* Technology */
883#define PVR_E600_MAJ(pvr) (((pvr) >> 8) & 0xF) /* Major revision */
884#define PVR_E600_MIN(pvr) (((pvr) >> 0) & 0xFF) /* Minor revision */
885
wdenk935ecca2002-08-06 20:46:37 +0000886/* Processor Version Numbers */
887
wdenk3c74e322004-02-22 23:46:08 +0000888#define PVR_403GA 0x00200000
889#define PVR_403GB 0x00200100
890#define PVR_403GC 0x00200200
891#define PVR_403GCX 0x00201400
892#define PVR_405GP 0x40110000
893#define PVR_405GP_RB 0x40110040
894#define PVR_405GP_RC 0x40110082
895#define PVR_405GP_RD 0x401100C4
896#define PVR_405GP_RE 0x40110145 /* same as pc405cr rev c */
897#define PVR_405CR_RA 0x40110041
898#define PVR_405CR_RB 0x401100C5
899#define PVR_405CR_RC 0x40110145 /* same as pc405gp rev e */
900#define PVR_405EP_RA 0x51210950
901#define PVR_405GPR_RB 0x50910951
Stefan Roesee01bd212007-03-21 13:38:59 +0100902#define PVR_405EZ_RA 0x41511460
Stefan Roese70fab192008-05-13 20:22:01 +0200903#define PVR_405EXR2_RA 0x12911471 /* 405EXr rev A/B without Security */
904#define PVR_405EX1_RA 0x12911477 /* 405EX rev A/B with Security */
Stefan Roese70fab192008-05-13 20:22:01 +0200905#define PVR_405EXR1_RC 0x1291147B /* 405EXr rev C with Security */
906#define PVR_405EXR2_RC 0x12911479 /* 405EXr rev C without Security */
907#define PVR_405EX1_RC 0x1291147F /* 405EX rev C with Security */
908#define PVR_405EX2_RC 0x1291147D /* 405EX rev C without Security */
Stefan Roese56f14812009-10-06 07:21:08 +0200909#define PVR_405EXR1_RD 0x12911472 /* 405EXr rev D with Security */
910#define PVR_405EXR2_RD 0x12911470 /* 405EXr rev D without Security */
911#define PVR_405EX1_RD 0x12911475 /* 405EX rev D with Security */
912#define PVR_405EX2_RD 0x12911473 /* 405EX rev D without Security */
wdenk3c74e322004-02-22 23:46:08 +0000913#define PVR_440GP_RB 0x40120440
914#define PVR_440GP_RC 0x40120481
Stefan Roesec157d8e2005-08-01 16:41:48 +0200915#define PVR_440EP_RA 0x42221850
Stefan Roese9a8d82f2005-10-04 15:00:30 +0200916#define PVR_440EP_RB 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
Stefan Roese512f8d52006-05-10 14:10:41 +0200917#define PVR_440EP_RC 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
Stefan Roese9a8d82f2005-10-04 15:00:30 +0200918#define PVR_440GR_RA 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
Stefan Roese512f8d52006-05-10 14:10:41 +0200919#define PVR_440GR_RB 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700920#define PVR_440EPX1_RA 0x216218D0 /* 440EPX rev A with Security / Kasumi */
921#define PVR_440EPX2_RA 0x216218D4 /* 440EPX rev A without Security / Kasumi */
922#define PVR_440GRX1_RA 0x216218D0 /* 440GRX rev A with Security / Kasumi */
923#define PVR_440GRX2_RA 0x216218D4 /* 440GRX rev A without Security / Kasumi */
wdenk3c74e322004-02-22 23:46:08 +0000924#define PVR_440GX_RA 0x51B21850
925#define PVR_440GX_RB 0x51B21851
stroese0a7c5392005-04-07 05:33:41 +0000926#define PVR_440GX_RC 0x51B21892
Stefan Roese57275b62005-11-01 10:08:03 +0100927#define PVR_440GX_RF 0x51B21894
wdenk3c74e322004-02-22 23:46:08 +0000928#define PVR_405EP_RB 0x51210950
Stefan Roese95981772007-01-13 08:01:03 +0100929#define PVR_440SP_6_RAB 0x53221850 /* 440SP rev A&B with RAID 6 support enabled */
930#define PVR_440SP_RAB 0x53321850 /* 440SP rev A&B without RAID 6 support */
931#define PVR_440SP_6_RC 0x53221891 /* 440SP rev C with RAID 6 support enabled */
932#define PVR_440SP_RC 0x53321891 /* 440SP rev C without RAID 6 support */
933#define PVR_440SPe_6_RA 0x53421890 /* 440SPe rev A with RAID 6 support enabled */
934#define PVR_440SPe_RA 0x53521890 /* 440SPe rev A without RAID 6 support */
935#define PVR_440SPe_6_RB 0x53421891 /* 440SPe rev B with RAID 6 support enabled */
936#define PVR_440SPe_RB 0x53521891 /* 440SPe rev B without RAID 6 support */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700937#define PVR_460EX_SE_RA 0x130218A2 /* 460EX rev A with Security Engine */
Stefan Roese999ecd52008-03-11 15:07:10 +0100938#define PVR_460EX_RA 0x130218A3 /* 460EX rev A without Security Engine */
Stefan Roese89bcc482009-07-29 08:45:27 +0200939#define PVR_460EX_RB 0x130218A4 /* 460EX rev B with and without Sec Eng*/
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700940#define PVR_460GT_SE_RA 0x130218A0 /* 460GT rev A with Security Engine */
Stefan Roese999ecd52008-03-11 15:07:10 +0100941#define PVR_460GT_RA 0x130218A1 /* 460GT rev A without Security Engine */
Stefan Roese89bcc482009-07-29 08:45:27 +0200942#define PVR_460GT_RB 0x130218A5 /* 460GT rev B with and without Sec Eng*/
Feng Kan96e5fc02008-07-08 22:48:07 -0700943#define PVR_460SX_RA 0x13541800 /* 460SX rev A */
944#define PVR_460SX_RA_V1 0x13541801 /* 460SX rev A Variant 1 Security disabled */
945#define PVR_460GX_RA 0x13541802 /* 460GX rev A */
946#define PVR_460GX_RA_V1 0x13541803 /* 460GX rev A Variant 1 Security disabled */
Tirumala Marri1b8fec12010-09-28 14:15:14 -0700947#define PVR_APM821XX_RA 0x12C41C80 /* APM821XX rev A */
wdenk3c74e322004-02-22 23:46:08 +0000948#define PVR_601 0x00010000
949#define PVR_602 0x00050000
950#define PVR_603 0x00030000
951#define PVR_603e 0x00060000
952#define PVR_603ev 0x00070000
953#define PVR_603r 0x00071000
954#define PVR_604 0x00040000
955#define PVR_604e 0x00090000
956#define PVR_604r 0x000A0000
957#define PVR_620 0x00140000
958#define PVR_740 0x00080000
959#define PVR_750 PVR_740
960#define PVR_740P 0x10080000
961#define PVR_750P PVR_740P
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700962#define PVR_7400 0x000C0000
963#define PVR_7410 0x800C0000
964#define PVR_7450 0x80000000
wdenk0ac6f8b2004-07-09 23:27:13 +0000965
966#define PVR_85xx 0x80200000
967#define PVR_85xx_REV1 (PVR_85xx | 0x0010)
968#define PVR_85xx_REV2 (PVR_85xx | 0x0020)
Kumar Gala89927382011-07-25 09:28:39 -0500969#define PVR_VER_E500_V1 0x8020
970#define PVR_VER_E500_V2 0x8021
971#define PVR_VER_E500MC 0x8023
972#define PVR_VER_E5500 0x8024
Kumar Gala5b6b85a2012-08-17 08:20:23 +0000973#define PVR_VER_E6500 0x8040
wdenk0ac6f8b2004-07-09 23:27:13 +0000974
Jon Loeligerdebb7352006-04-26 17:58:56 -0500975#define PVR_86xx 0x80040000
wdenk42d1f032003-10-15 23:53:47 +0000976
Ricardo Ribalda Delgadod865fd02008-07-17 11:44:12 +0200977#define PVR_VIRTEX5 0x7ff21912
978
wdenk935ecca2002-08-06 20:46:37 +0000979/*
980 * For the 8xx processors, all of them report the same PVR family for
981 * the PowerPC core. The various versions of these processors must be
982 * differentiated by the version number in the Communication Processor
983 * Module (CPM).
984 */
wdenk3c74e322004-02-22 23:46:08 +0000985#define PVR_821 0x00500000
986#define PVR_823 PVR_821
987#define PVR_850 PVR_821
988#define PVR_860 PVR_821
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200989#define PVR_7400 0x000C0000
wdenk3c74e322004-02-22 23:46:08 +0000990#define PVR_8240 0x00810100
wdenk935ecca2002-08-06 20:46:37 +0000991
wdenk8564acf2003-07-14 22:13:32 +0000992/*
993 * PowerQUICC II family processors report different PVR values depending
994 * on silicon process (HiP3, HiP4, HiP7, etc.)
995 */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -0700996#define PVR_8260 PVR_8240
997#define PVR_8260_HIP3 0x00810101
998#define PVR_8260_HIP4 0x80811014
999#define PVR_8260_HIP7 0x80822011
wdenk5779d8d2003-12-06 23:55:10 +00001000#define PVR_8260_HIP7R1 0x80822013
wdenke1599e82004-10-10 23:27:33 +00001001#define PVR_8260_HIP7RA 0x80822014
wdenk935ecca2002-08-06 20:46:37 +00001002
Grzegorz Wianeckia9d87e22007-04-29 14:01:54 +02001003/*
1004 * MPC 52xx
1005 */
1006#define PVR_5200 0x80822011
1007#define PVR_5200B 0x80822014
1008
wdenk0ac6f8b2004-07-09 23:27:13 +00001009/*
Steven A. Falco644362c2011-05-05 10:08:35 -04001010 * 405EX/EXr CHIP_21 Errata
1011 */
1012#ifdef CONFIG_SYS_4xx_CHIP_21_405EX_SECURITY
1013#define CONFIG_SYS_4xx_CHIP_21_ERRATA
1014#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EX1_RC
1015#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EX1_RD
1016#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x0
1017#endif
1018
1019#ifdef CONFIG_SYS_4xx_CHIP_21_405EX_NO_SECURITY
1020#define CONFIG_SYS_4xx_CHIP_21_ERRATA
1021#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EX2_RC
1022#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EX2_RD
1023#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x1
1024#endif
1025
1026#ifdef CONFIG_SYS_4xx_CHIP_21_405EXr_SECURITY
1027#define CONFIG_SYS_4xx_CHIP_21_ERRATA
1028#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EXR1_RC
1029#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EXR1_RD
1030#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x2
1031#endif
1032
1033#ifdef CONFIG_SYS_4xx_CHIP_21_405EXr_NO_SECURITY
1034#define CONFIG_SYS_4xx_CHIP_21_ERRATA
1035#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EXR2_RC
1036#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EXR2_RD
1037#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x3
1038#endif
1039
1040/*
wdenk0ac6f8b2004-07-09 23:27:13 +00001041 * System Version Register
1042 */
1043
1044/* System Version Register (SVR) field extraction */
1045
1046#define SVR_VER(svr) (((svr) >> 16) & 0xFFFF) /* Version field */
1047#define SVR_REV(svr) (((svr) >> 0) & 0xFFFF) /* Revison field */
1048
Jon Loeligerd14ba6a2006-09-14 08:40:36 -05001049#define SVR_SUBVER(svr) (((svr) >> 8) & 0xFF) /* Process/MFG sub-version */
1050
wdenk0ac6f8b2004-07-09 23:27:13 +00001051#define SVR_FAM(svr) (((svr) >> 20) & 0xFFF) /* Family field */
1052#define SVR_MEM(svr) (((svr) >> 16) & 0xF) /* Member field */
1053
Kumar Galaa5986432011-08-24 09:14:16 -05001054#ifdef CONFIG_MPC8536
1055#define SVR_MAJ(svr) (((svr) >> 4) & 0x7) /* Major revision field*/
1056#else
wdenk0ac6f8b2004-07-09 23:27:13 +00001057#define SVR_MAJ(svr) (((svr) >> 4) & 0xF) /* Major revision field*/
Kumar Galaa5986432011-08-24 09:14:16 -05001058#endif
wdenk0ac6f8b2004-07-09 23:27:13 +00001059#define SVR_MIN(svr) (((svr) >> 0) & 0xF) /* Minor revision field*/
1060
Andy Fleming1ced1212008-02-06 01:19:40 -06001061/* Some parts define SVR[0:23] as the SOC version */
York Sun48f6a5c2012-07-06 17:10:33 -05001062#define SVR_SOC_VER(svr) (((svr) >> 8) & 0xFFF7FF) /* SOC w/o E bit*/
Andy Fleming1ced1212008-02-06 01:19:40 -06001063
Kim Phillips6b70ffb2008-06-16 15:55:53 -05001064/* whether MPC8xxxE (i.e. has SEC) */
1065#if defined(CONFIG_MPC85xx)
1066#define IS_E_PROCESSOR(svr) (svr & 0x80000)
1067#else
Peter Tyser0f898602009-05-22 17:23:24 -05001068#if defined(CONFIG_MPC83xx)
Kim Phillips6b70ffb2008-06-16 15:55:53 -05001069#define IS_E_PROCESSOR(spridr) (!(spridr & 0x00010000))
1070#endif
1071#endif
1072
Kumar Galaeffe4972009-11-17 22:44:52 -06001073#define IS_SVR_REV(svr, maj, min) \
1074 ((SVR_MAJ(svr) == maj) && (SVR_MIN(svr) == min))
1075
wdenk0ac6f8b2004-07-09 23:27:13 +00001076/*
Andy Fleming1ced1212008-02-06 01:19:40 -06001077 * SVR_SOC_VER() Version Values
wdenk0ac6f8b2004-07-09 23:27:13 +00001078 */
1079
Andy Fleming1ced1212008-02-06 01:19:40 -06001080#define SVR_8533 0x803400
Kumar Gala71b358c2009-05-20 01:11:33 -05001081#define SVR_8535 0x803701
Kumar Galaef50d6c2008-08-12 11:14:19 -05001082#define SVR_8536 0x803700
Andy Fleming1ced1212008-02-06 01:19:40 -06001083#define SVR_8540 0x803000
1084#define SVR_8541 0x807200
Andy Fleming1ced1212008-02-06 01:19:40 -06001085#define SVR_8543 0x803200
Andy Fleming1ced1212008-02-06 01:19:40 -06001086#define SVR_8544 0x803401
Andy Fleming1ced1212008-02-06 01:19:40 -06001087#define SVR_8545 0x803102
York Sun48f6a5c2012-07-06 17:10:33 -05001088#define SVR_8547 0x803101
Andy Fleming1ced1212008-02-06 01:19:40 -06001089#define SVR_8548 0x803100
Andy Fleming1ced1212008-02-06 01:19:40 -06001090#define SVR_8555 0x807100
Andy Fleming1ced1212008-02-06 01:19:40 -06001091#define SVR_8560 0x807000
Piergiorgio Berutoafabe4b2011-01-04 14:32:15 +01001092#define SVR_8567 0x807501
Andy Fleming1ced1212008-02-06 01:19:40 -06001093#define SVR_8568 0x807500
Haiying Wang22b6dbc2009-03-27 17:02:44 -04001094#define SVR_8569 0x808000
Andy Fleming1ced1212008-02-06 01:19:40 -06001095#define SVR_8572 0x80E000
Poonam Aggrwalb8cdd012011-01-13 21:39:27 +05301096#define SVR_P1010 0x80F100
Poonam Aggrwala713ba92009-08-20 18:57:45 +05301097#define SVR_P1011 0x80E500
Kumar Gala21608272010-03-30 23:06:53 -05001098#define SVR_P1012 0x80E501
Kumar Gala21608272010-03-30 23:06:53 -05001099#define SVR_P1013 0x80E700
Poonam Aggrwalb5debec2011-01-13 21:40:05 +05301100#define SVR_P1014 0x80F101
Roy Zang67a719d2011-02-03 22:14:19 -06001101#define SVR_P1017 0x80F700
Poonam Aggrwal87c76612009-07-31 12:08:27 +05301102#define SVR_P1020 0x80E400
Kumar Gala21608272010-03-30 23:06:53 -05001103#define SVR_P1021 0x80E401
Kumar Gala21608272010-03-30 23:06:53 -05001104#define SVR_P1022 0x80E600
Roy Zang67a719d2011-02-03 22:14:19 -06001105#define SVR_P1023 0x80F600
Kumar Gala093cffb2011-02-05 13:45:07 -06001106#define SVR_P1024 0x80E402
Kumar Gala093cffb2011-02-05 13:45:07 -06001107#define SVR_P1025 0x80E403
Poonam Aggrwala713ba92009-08-20 18:57:45 +05301108#define SVR_P2010 0x80E300
Poonam Aggrwala713ba92009-08-20 18:57:45 +05301109#define SVR_P2020 0x80E200
Kumar Galaf193e3d2010-06-01 10:29:11 -05001110#define SVR_P2040 0x821000
Kumar Gala1f979872011-05-13 01:16:07 -05001111#define SVR_P2041 0x821001
Kumar Galac26de2d2010-01-27 10:26:46 -06001112#define SVR_P3041 0x821103
Kumar Gala7e4259b2009-03-19 02:39:17 -05001113#define SVR_P4040 0x820100
Kumar Gala7e4259b2009-03-19 02:39:17 -05001114#define SVR_P4080 0x820000
Kumar Gala19dbcc92009-10-21 13:32:58 -05001115#define SVR_P5010 0x822100
Kumar Gala19dbcc92009-10-21 13:32:58 -05001116#define SVR_P5020 0x822000
Timur Tabi49054432012-10-05 11:09:19 +00001117#define SVR_P5021 0X820500
1118#define SVR_P5040 0x820400
York Sun9e758752012-10-08 07:44:19 +00001119#define SVR_T4240 0x824000
1120#define SVR_T4120 0x824001
York Sunb6240842013-03-25 07:33:29 +00001121#define SVR_T4160 0x824100
York Sund2404142012-10-08 07:44:20 +00001122#define SVR_B4860 0X868000
1123#define SVR_G4860 0x868001
1124#define SVR_G4060 0x868003
1125#define SVR_B4440 0x868100
1126#define SVR_G4440 0x868101
1127#define SVR_B4420 0x868102
1128#define SVR_B4220 0x868103
York Sun5f208d12013-03-25 07:40:06 +00001129#define SVR_T1040 0x852000
1130#define SVR_T1041 0x852001
1131#define SVR_T1042 0x852002
1132#define SVR_T1020 0x852100
1133#define SVR_T1021 0x852101
1134#define SVR_T1022 0x852102
Andy Fleming1ced1212008-02-06 01:19:40 -06001135
1136#define SVR_8610 0x80A000
1137#define SVR_8641 0x809000
1138#define SVR_8641D 0x809001
1139
Prabhakar Kushwaha19a8dbd2012-04-24 20:16:49 +00001140#define SVR_9130 0x860001
Prabhakar Kushwaha19a8dbd2012-04-24 20:16:49 +00001141#define SVR_9131 0x860000
Prabhakar Kushwaha35fe9482013-01-23 17:59:57 +00001142#define SVR_9132 0x861000
1143#define SVR_9232 0x861400
Prabhakar Kushwaha19a8dbd2012-04-24 20:16:49 +00001144
Poonam Aggrwal58442dc2009-09-02 13:35:21 +05301145#define SVR_Unknown 0xFFFFFF
1146
wdenk935ecca2002-08-06 20:46:37 +00001147#define _GLOBAL(n)\
1148 .globl n;\
1149n:
1150
1151/* Macros for setting and retrieving special purpose registers */
1152
1153#define stringify(s) tostring(s)
1154#define tostring(s) #s
1155
1156#define mfdcr(rn) ({unsigned int rval; \
1157 asm volatile("mfdcr %0," stringify(rn) \
1158 : "=r" (rval)); rval;})
1159#define mtdcr(rn, v) asm volatile("mtdcr " stringify(rn) ",%0" : : "r" (v))
1160
1161#define mfmsr() ({unsigned int rval; \
1162 asm volatile("mfmsr %0" : "=r" (rval)); rval;})
1163#define mtmsr(v) asm volatile("mtmsr %0" : : "r" (v))
1164
1165#define mfspr(rn) ({unsigned int rval; \
1166 asm volatile("mfspr %0," stringify(rn) \
1167 : "=r" (rval)); rval;})
1168#define mtspr(rn, v) asm volatile("mtspr " stringify(rn) ",%0" : : "r" (v))
1169
1170#define tlbie(v) asm volatile("tlbie %0 \n sync" : : "r" (v))
1171
1172/* Segment Registers */
1173
1174#define SR0 0
1175#define SR1 1
1176#define SR2 2
1177#define SR3 3
1178#define SR4 4
1179#define SR5 5
1180#define SR6 6
1181#define SR7 7
1182#define SR8 8
1183#define SR9 9
1184#define SR10 10
1185#define SR11 11
1186#define SR12 12
1187#define SR13 13
1188#define SR14 14
1189#define SR15 15
1190
1191#ifndef __ASSEMBLY__
Kumar Gala4dbdb762008-06-10 16:53:46 -05001192
1193struct cpu_type {
1194 char name[15];
1195 u32 soc_ver;
Poonam Aggrwal0e870982009-07-31 12:08:14 +05301196 u32 num_cores;
Timur Tabifbb9ecf2011-08-05 16:15:24 -05001197 u32 mask; /* which cpu(s) actually exist */
Kumar Gala4dbdb762008-06-10 16:53:46 -05001198};
1199
Anatolij Gustschin96026d42008-06-12 12:40:11 +02001200struct cpu_type *identify_cpu(u32 ver);
York Sun123bd962012-08-17 08:20:22 +00001201int fixup_cpu(void);
Kumar Gala4dbdb762008-06-10 16:53:46 -05001202
Kumar Gala480f6172009-06-18 08:23:01 -05001203#if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)
Poonam Aggrwal0e870982009-07-31 12:08:14 +05301204#define CPU_TYPE_ENTRY(n, v, nc) \
Timur Tabifbb9ecf2011-08-05 16:15:24 -05001205 { .name = #n, .soc_ver = SVR_##v, .num_cores = (nc), \
1206 .mask = (1 << (nc)) - 1 }
1207#define CPU_TYPE_ENTRY_MASK(n, v, nc, m) \
1208 { .name = #n, .soc_ver = SVR_##v, .num_cores = (nc), .mask = (m) }
Kim Phillips48902462008-06-17 17:45:27 -05001209#else
Peter Tyser0f898602009-05-22 17:23:24 -05001210#if defined(CONFIG_MPC83xx)
Kim Phillips48902462008-06-17 17:45:27 -05001211#define CPU_TYPE_ENTRY(x) {#x, SPR_##x}
1212#endif
1213#endif
1214
Kumar Gala4dbdb762008-06-10 16:53:46 -05001215
wdenk935ecca2002-08-06 20:46:37 +00001216#ifndef CONFIG_MACH_SPECIFIC
1217extern int _machine;
1218extern int have_of;
1219#endif /* CONFIG_MACH_SPECIFIC */
1220
1221/* what kind of prep workstation we are */
1222extern int _prep_type;
1223/*
1224 * This is used to identify the board type from a given PReP board
1225 * vendor. Board revision is also made available.
1226 */
1227extern unsigned char ucSystemType;
1228extern unsigned char ucBoardRev;
1229extern unsigned char ucBoardRevMaj, ucBoardRevMin;
1230
1231struct task_struct;
1232void start_thread(struct pt_regs *regs, unsigned long nip, unsigned long sp);
1233void release_thread(struct task_struct *);
1234
1235/*
1236 * Create a new kernel thread.
1237 */
1238extern long kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
1239
1240/*
1241 * Bus types
1242 */
1243#define EISA_bus 0
1244#define EISA_bus__is_a_macro /* for versions in ksyms.c */
1245#define MCA_bus 0
1246#define MCA_bus__is_a_macro /* for versions in ksyms.c */
1247
1248/* Lazy FPU handling on uni-processor */
1249extern struct task_struct *last_task_used_math;
1250extern struct task_struct *last_task_used_altivec;
1251
1252/*
1253 * this is the minimum allowable io space due to the location
1254 * of the io areas on prep (first one at 0x80000000) but
1255 * as soon as I get around to remapping the io areas with the BATs
1256 * to match the mac we can raise this. -- Cort
1257 */
1258#define TASK_SIZE (0x80000000UL)
1259
1260/* This decides where the kernel will search for a free chunk of vm
1261 * space during mmap's.
1262 */
1263#define TASK_UNMAPPED_BASE (TASK_SIZE / 8 * 3)
1264
1265typedef struct {
1266 unsigned long seg;
1267} mm_segment_t;
1268
1269struct thread_struct {
1270 unsigned long ksp; /* Kernel stack pointer */
1271 unsigned long wchan; /* Event task is sleeping on */
1272 struct pt_regs *regs; /* Pointer to saved register state */
1273 mm_segment_t fs; /* for get_fs() validation */
1274 void *pgdir; /* root of page-table tree */
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -07001275 signed long last_syscall;
wdenk935ecca2002-08-06 20:46:37 +00001276 double fpr[32]; /* Complete floating point set */
1277 unsigned long fpscr_pad; /* fpr ... fpscr must be contiguous */
1278 unsigned long fpscr; /* Floating point status */
1279#ifdef CONFIG_ALTIVEC
1280 vector128 vr[32]; /* Complete AltiVec set */
1281 vector128 vscr; /* AltiVec status */
1282 unsigned long vrsave;
1283#endif /* CONFIG_ALTIVEC */
1284};
1285
1286#define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
1287
1288#define INIT_THREAD { \
1289 INIT_SP, /* ksp */ \
1290 0, /* wchan */ \
1291 (struct pt_regs *)INIT_SP - 1, /* regs */ \
1292 KERNEL_DS, /*fs*/ \
1293 swapper_pg_dir, /* pgdir */ \
1294 0, /* last_syscall */ \
1295 {0}, 0, 0 \
1296}
1297
1298/*
1299 * Note: the vm_start and vm_end fields here should *not*
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -07001300 * be in kernel space. (Could vm_end == vm_start perhaps?)
wdenk935ecca2002-08-06 20:46:37 +00001301 */
1302#define INIT_MMAP { &init_mm, 0, 0x1000, NULL, \
1303 PAGE_SHARED, VM_READ | VM_WRITE | VM_EXEC, \
1304 1, NULL, NULL }
1305
1306/*
1307 * Return saved PC of a blocked thread. For now, this is the "user" PC
1308 */
1309static inline unsigned long thread_saved_pc(struct thread_struct *t)
1310{
1311 return (t->regs) ? t->regs->nip : 0;
1312}
1313
1314#define copy_segments(tsk, mm) do { } while (0)
1315#define release_segments(mm) do { } while (0)
1316#define forget_segments() do { } while (0)
1317
1318unsigned long get_wchan(struct task_struct *p);
1319
1320#define KSTK_EIP(tsk) ((tsk)->thread.regs->nip)
1321#define KSTK_ESP(tsk) ((tsk)->thread.regs->gpr[1])
1322
1323/*
1324 * NOTE! The task struct and the stack go together
1325 */
1326#define THREAD_SIZE (2*PAGE_SIZE)
1327#define alloc_task_struct() \
1328 ((struct task_struct *) __get_free_pages(GFP_KERNEL,1))
1329#define free_task_struct(p) free_pages((unsigned long)(p),1)
Wolfgang Denk1aeed8d2008-04-13 09:59:26 -07001330#define get_task_struct(tsk) atomic_inc(&mem_map[MAP_NR(tsk)].count)
wdenk935ecca2002-08-06 20:46:37 +00001331
1332/* in process.c - for early bootup debug -- Cort */
1333int ll_printk(const char *, ...);
1334void ll_puts(const char *);
1335
1336#define init_task (init_task_union.task)
1337#define init_stack (init_task_union.stack)
1338
1339/* In misc.c */
1340void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
1341
1342#endif /* ndef ASSEMBLY*/
1343
1344#ifdef CONFIG_MACH_SPECIFIC
1345#if defined(CONFIG_8xx)
1346#define _machine _MACH_8xx
1347#define have_of 0
1348#elif defined(CONFIG_OAK)
1349#define _machine _MACH_oak
1350#define have_of 0
1351#elif defined(CONFIG_WALNUT)
1352#define _machine _MACH_walnut
1353#define have_of 0
1354#elif defined(CONFIG_APUS)
1355#define _machine _MACH_apus
1356#define have_of 0
1357#elif defined(CONFIG_GEMINI)
1358#define _machine _MACH_gemini
1359#define have_of 0
1360#elif defined(CONFIG_8260)
1361#define _machine _MACH_8260
1362#define have_of 0
1363#elif defined(CONFIG_SANDPOINT)
1364#define _machine _MACH_sandpoint
wdenk756f5862005-04-03 15:51:42 +00001365#elif defined(CONFIG_HIDDEN_DRAGON)
1366#define _machine _MACH_hidden_dragon
wdenk935ecca2002-08-06 20:46:37 +00001367#define have_of 0
1368#else
1369#error "Machine not defined correctly"
1370#endif
1371#endif /* CONFIG_MACH_SPECIFIC */
1372
Stefan Roese966b11c2012-08-23 09:25:37 +02001373#if defined(CONFIG_MPC85xx) || defined(CONFIG_440)
1374 #define EPAPR_MAGIC (0x45504150)
1375#else
1376 #define EPAPR_MAGIC (0x65504150)
1377#endif
1378
wdenk935ecca2002-08-06 20:46:37 +00001379#endif /* __ASM_PPC_PROCESSOR_H */