blob: 72b6e0ac424a0b00b211c87fb310b6aadb2d7bbe [file] [log] [blame]
Michal Simek78d19a32009-09-07 09:08:02 +02001/*
2 * (C) Copyright 2007-2009 Michal Simek
3 * (C) Copyright 2003 Xilinx Inc.
Michal Simek89c53892008-03-28 12:41:56 +01004 *
Michal Simek89c53892008-03-28 12:41:56 +01005 * Michal SIMEK <monstr@monstr.eu>
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
Michal Simek78d19a32009-09-07 09:08:02 +02008 */
Michal Simek89c53892008-03-28 12:41:56 +01009
10#include <common.h>
11#include <net.h>
12#include <config.h>
Michal Simekd722e862015-12-10 13:33:20 +010013#include <console.h>
Michal Simek042272a2010-10-11 11:41:47 +100014#include <malloc.h>
Michal Simek89c53892008-03-28 12:41:56 +010015#include <asm/io.h>
Michal Simekd722e862015-12-10 13:33:20 +010016#include <phy.h>
17#include <miiphy.h>
Michal Simek7fd70822012-06-28 21:37:57 +000018#include <fdtdec.h>
Michal Simekd722e862015-12-10 13:33:20 +010019#include <asm-generic/errno.h>
Michal Simek7fd70822012-06-28 21:37:57 +000020
Michal Simek89c53892008-03-28 12:41:56 +010021#undef DEBUG
22
Michal Simek89c53892008-03-28 12:41:56 +010023#define ENET_ADDR_LENGTH 6
24
25/* EmacLite constants */
26#define XEL_BUFFER_OFFSET 0x0800 /* Next buffer's offset */
27#define XEL_TPLR_OFFSET 0x07F4 /* Tx packet length */
28#define XEL_TSR_OFFSET 0x07FC /* Tx status */
29#define XEL_RSR_OFFSET 0x17FC /* Rx status */
30#define XEL_RXBUFF_OFFSET 0x1000 /* Receive Buffer */
31
32/* Xmit complete */
33#define XEL_TSR_XMIT_BUSY_MASK 0x00000001UL
34/* Xmit interrupt enable bit */
35#define XEL_TSR_XMIT_IE_MASK 0x00000008UL
36/* Buffer is active, SW bit only */
37#define XEL_TSR_XMIT_ACTIVE_MASK 0x80000000UL
38/* Program the MAC address */
39#define XEL_TSR_PROGRAM_MASK 0x00000002UL
40/* define for programming the MAC address into the EMAC Lite */
41#define XEL_TSR_PROG_MAC_ADDR (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
42
43/* Transmit packet length upper byte */
44#define XEL_TPLR_LENGTH_MASK_HI 0x0000FF00UL
45/* Transmit packet length lower byte */
46#define XEL_TPLR_LENGTH_MASK_LO 0x000000FFUL
47
48/* Recv complete */
49#define XEL_RSR_RECV_DONE_MASK 0x00000001UL
50/* Recv interrupt enable bit */
51#define XEL_RSR_RECV_IE_MASK 0x00000008UL
52
Michal Simekd722e862015-12-10 13:33:20 +010053/* MDIO Address Register Bit Masks */
54#define XEL_MDIOADDR_REGADR_MASK 0x0000001F /* Register Address */
55#define XEL_MDIOADDR_PHYADR_MASK 0x000003E0 /* PHY Address */
56#define XEL_MDIOADDR_PHYADR_SHIFT 5
57#define XEL_MDIOADDR_OP_MASK 0x00000400 /* RD/WR Operation */
58
59/* MDIO Write Data Register Bit Masks */
60#define XEL_MDIOWR_WRDATA_MASK 0x0000FFFF /* Data to be Written */
61
62/* MDIO Read Data Register Bit Masks */
63#define XEL_MDIORD_RDDATA_MASK 0x0000FFFF /* Data to be Read */
64
65/* MDIO Control Register Bit Masks */
66#define XEL_MDIOCTRL_MDIOSTS_MASK 0x00000001 /* MDIO Status Mask */
67#define XEL_MDIOCTRL_MDIOEN_MASK 0x00000008 /* MDIO Enable */
68
Michal Simek9a23c492015-12-10 14:18:15 +010069struct emaclite_regs {
70 u32 tx_ping; /* 0x0 - TX Ping buffer */
71 u32 reserved1[504];
72 u32 mdioaddr; /* 0x7e4 - MDIO Address Register */
73 u32 mdiowr; /* 0x7e8 - MDIO Write Data Register */
74 u32 mdiord;/* 0x7ec - MDIO Read Data Register */
75 u32 mdioctrl; /* 0x7f0 - MDIO Control Register */
76 u32 tx_ping_tplr; /* 0x7f4 - Tx packet length */
77 u32 global_interrupt; /* 0x7f8 - Global interrupt enable */
78 u32 tx_ping_tsr; /* 0x7fc - Tx status */
79 u32 tx_pong; /* 0x800 - TX Pong buffer */
80 u32 reserved2[508];
81 u32 tx_pong_tplr; /* 0xff4 - Tx packet length */
82 u32 reserved3; /* 0xff8 */
83 u32 tx_pong_tsr; /* 0xffc - Tx status */
84 u32 rx_ping; /* 0x1000 - Receive Buffer */
85 u32 reserved4[510];
86 u32 rx_ping_rsr; /* 0x17fc - Rx status */
87 u32 rx_pong; /* 0x1800 - Receive Buffer */
88 u32 reserved5[510];
89 u32 rx_pong_rsr; /* 0x1ffc - Rx status */
90};
91
Michal Simek773cfa82011-08-25 12:47:56 +020092struct xemaclite {
Michal Simek042272a2010-10-11 11:41:47 +100093 u32 nexttxbuffertouse; /* Next TX buffer to write to */
94 u32 nextrxbuffertouse; /* Next RX buffer to read from */
Michal Simek947324b2011-09-12 21:10:01 +000095 u32 txpp; /* TX ping pong buffer */
96 u32 rxpp; /* RX ping pong buffer */
Michal Simekd722e862015-12-10 13:33:20 +010097 int phyaddr;
Michal Simek9a23c492015-12-10 14:18:15 +010098 struct emaclite_regs *regs;
Michal Simekd722e862015-12-10 13:33:20 +010099 struct phy_device *phydev;
100 struct mii_dev *bus;
Michal Simek773cfa82011-08-25 12:47:56 +0200101};
Michal Simek89c53892008-03-28 12:41:56 +0100102
Clive Stubbingsf2a7806f2008-10-27 15:05:00 +0000103static u32 etherrxbuff[PKTSIZE_ALIGN/4]; /* Receive buffer */
Michal Simek89c53892008-03-28 12:41:56 +0100104
Michal Simek5ac83802011-09-12 21:10:05 +0000105static void xemaclite_alignedread(u32 *srcptr, void *destptr, u32 bytecount)
Michal Simek89c53892008-03-28 12:41:56 +0100106{
Michal Simek042272a2010-10-11 11:41:47 +1000107 u32 i;
Michal Simek89c53892008-03-28 12:41:56 +0100108 u32 alignbuffer;
109 u32 *to32ptr;
110 u32 *from32ptr;
111 u8 *to8ptr;
112 u8 *from8ptr;
113
114 from32ptr = (u32 *) srcptr;
115
116 /* Word aligned buffer, no correction needed. */
117 to32ptr = (u32 *) destptr;
118 while (bytecount > 3) {
119 *to32ptr++ = *from32ptr++;
120 bytecount -= 4;
121 }
122 to8ptr = (u8 *) to32ptr;
123
124 alignbuffer = *from32ptr++;
Michal Simek5ac83802011-09-12 21:10:05 +0000125 from8ptr = (u8 *) &alignbuffer;
Michal Simek89c53892008-03-28 12:41:56 +0100126
Michal Simek5ac83802011-09-12 21:10:05 +0000127 for (i = 0; i < bytecount; i++)
Michal Simek89c53892008-03-28 12:41:56 +0100128 *to8ptr++ = *from8ptr++;
Michal Simek89c53892008-03-28 12:41:56 +0100129}
130
Michal Simek5ac83802011-09-12 21:10:05 +0000131static void xemaclite_alignedwrite(void *srcptr, u32 destptr, u32 bytecount)
Michal Simek89c53892008-03-28 12:41:56 +0100132{
Michal Simek042272a2010-10-11 11:41:47 +1000133 u32 i;
Michal Simek89c53892008-03-28 12:41:56 +0100134 u32 alignbuffer;
135 u32 *to32ptr = (u32 *) destptr;
136 u32 *from32ptr;
137 u8 *to8ptr;
138 u8 *from8ptr;
139
140 from32ptr = (u32 *) srcptr;
141 while (bytecount > 3) {
142
143 *to32ptr++ = *from32ptr++;
144 bytecount -= 4;
145 }
146
147 alignbuffer = 0;
Michal Simek5ac83802011-09-12 21:10:05 +0000148 to8ptr = (u8 *) &alignbuffer;
Michal Simek89c53892008-03-28 12:41:56 +0100149 from8ptr = (u8 *) from32ptr;
150
Michal Simek5ac83802011-09-12 21:10:05 +0000151 for (i = 0; i < bytecount; i++)
Michal Simek89c53892008-03-28 12:41:56 +0100152 *to8ptr++ = *from8ptr++;
Michal Simek89c53892008-03-28 12:41:56 +0100153
154 *to32ptr++ = alignbuffer;
155}
156
Michal Simekd722e862015-12-10 13:33:20 +0100157#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
158static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
159 bool set, unsigned int timeout)
160{
161 u32 val;
162 unsigned long start = get_timer(0);
163
164 while (1) {
165 val = readl(reg);
166
167 if (!set)
168 val = ~val;
169
170 if ((val & mask) == mask)
171 return 0;
172
173 if (get_timer(start) > timeout)
174 break;
175
176 if (ctrlc()) {
177 puts("Abort\n");
178 return -EINTR;
179 }
180
181 udelay(1);
182 }
183
184 debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
185 func, reg, mask, set);
186
187 return -ETIMEDOUT;
188}
189
Michal Simek9a23c492015-12-10 14:18:15 +0100190static int mdio_wait(struct emaclite_regs *regs)
Michal Simekd722e862015-12-10 13:33:20 +0100191{
Michal Simek9a23c492015-12-10 14:18:15 +0100192 return wait_for_bit(__func__, &regs->mdioctrl,
Michal Simekd722e862015-12-10 13:33:20 +0100193 XEL_MDIOCTRL_MDIOSTS_MASK, false, 2000);
194}
195
Michal Simek9a23c492015-12-10 14:18:15 +0100196static u32 phyread(struct xemaclite *emaclite, u32 phyaddress, u32 registernum,
Michal Simekd722e862015-12-10 13:33:20 +0100197 u16 *data)
198{
Michal Simek9a23c492015-12-10 14:18:15 +0100199 struct emaclite_regs *regs = emaclite->regs;
200
201 if (mdio_wait(regs))
Michal Simekd722e862015-12-10 13:33:20 +0100202 return 1;
203
Michal Simek9a23c492015-12-10 14:18:15 +0100204 u32 ctrl_reg = in_be32(&regs->mdioctrl);
205 out_be32(&regs->mdioaddr, XEL_MDIOADDR_OP_MASK |
Michal Simekd722e862015-12-10 13:33:20 +0100206 ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT) | registernum));
Michal Simek9a23c492015-12-10 14:18:15 +0100207 out_be32(&regs->mdioctrl, ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK);
Michal Simekd722e862015-12-10 13:33:20 +0100208
Michal Simek9a23c492015-12-10 14:18:15 +0100209 if (mdio_wait(regs))
Michal Simekd722e862015-12-10 13:33:20 +0100210 return 1;
211
212 /* Read data */
Michal Simek9a23c492015-12-10 14:18:15 +0100213 *data = in_be32(&regs->mdiord);
Michal Simekd722e862015-12-10 13:33:20 +0100214 return 0;
215}
216
Michal Simek9a23c492015-12-10 14:18:15 +0100217static u32 phywrite(struct xemaclite *emaclite, u32 phyaddress, u32 registernum,
Michal Simekd722e862015-12-10 13:33:20 +0100218 u16 data)
219{
Michal Simek9a23c492015-12-10 14:18:15 +0100220 struct emaclite_regs *regs = emaclite->regs;
221
222 if (mdio_wait(regs))
Michal Simekd722e862015-12-10 13:33:20 +0100223 return 1;
224
225 /*
226 * Write the PHY address, register number and clear the OP bit in the
227 * MDIO Address register and then write the value into the MDIO Write
228 * Data register. Finally, set the Status bit in the MDIO Control
229 * register to start a MDIO write transaction.
230 */
Michal Simek9a23c492015-12-10 14:18:15 +0100231 u32 ctrl_reg = in_be32(&regs->mdioctrl);
232 out_be32(&regs->mdioaddr, ~XEL_MDIOADDR_OP_MASK &
Michal Simekd722e862015-12-10 13:33:20 +0100233 ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT) | registernum));
Michal Simek9a23c492015-12-10 14:18:15 +0100234 out_be32(&regs->mdiowr, data);
235 out_be32(&regs->mdioctrl, ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK);
Michal Simekd722e862015-12-10 13:33:20 +0100236
Michal Simek9a23c492015-12-10 14:18:15 +0100237 if (mdio_wait(regs))
Michal Simekd722e862015-12-10 13:33:20 +0100238 return 1;
239
240 return 0;
241}
242#endif
243
Michal Simek042272a2010-10-11 11:41:47 +1000244static void emaclite_halt(struct eth_device *dev)
Michal Simek89c53892008-03-28 12:41:56 +0100245{
Michal Simek5ac83802011-09-12 21:10:05 +0000246 debug("eth_halt\n");
Michal Simek89c53892008-03-28 12:41:56 +0100247}
248
Michal Simekd722e862015-12-10 13:33:20 +0100249/* Use MII register 1 (MII status register) to detect PHY */
250#define PHY_DETECT_REG 1
251
252/* Mask used to verify certain PHY features (or register contents)
253 * in the register above:
254 * 0x1000: 10Mbps full duplex support
255 * 0x0800: 10Mbps half duplex support
256 * 0x0008: Auto-negotiation support
257 */
258#define PHY_DETECT_MASK 0x1808
259
260#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
261static int setup_phy(struct eth_device *dev)
262{
263 int i;
264 u16 phyreg;
265 struct xemaclite *emaclite = dev->priv;
266 struct phy_device *phydev;
267
268 u32 supported = SUPPORTED_10baseT_Half |
269 SUPPORTED_10baseT_Full |
270 SUPPORTED_100baseT_Half |
271 SUPPORTED_100baseT_Full;
272
273 if (emaclite->phyaddr != -1) {
Michal Simek9a23c492015-12-10 14:18:15 +0100274 phyread(emaclite, emaclite->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekd722e862015-12-10 13:33:20 +0100275 if ((phyreg != 0xFFFF) &&
276 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
277 /* Found a valid PHY address */
278 debug("Default phy address %d is valid\n",
279 emaclite->phyaddr);
280 } else {
281 debug("PHY address is not setup correctly %d\n",
282 emaclite->phyaddr);
283 emaclite->phyaddr = -1;
284 }
285 }
286
287 if (emaclite->phyaddr == -1) {
288 /* detect the PHY address */
289 for (i = 31; i >= 0; i--) {
Michal Simek9a23c492015-12-10 14:18:15 +0100290 phyread(emaclite, i, PHY_DETECT_REG, &phyreg);
Michal Simekd722e862015-12-10 13:33:20 +0100291 if ((phyreg != 0xFFFF) &&
292 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
293 /* Found a valid PHY address */
294 emaclite->phyaddr = i;
295 debug("emaclite: Found valid phy address, %d\n",
296 i);
297 break;
298 }
299 }
300 }
301
302 /* interface - look at tsec */
303 phydev = phy_connect(emaclite->bus, emaclite->phyaddr, dev,
304 PHY_INTERFACE_MODE_MII);
305 /*
306 * Phy can support 1000baseT but device NOT that's why phydev->supported
307 * must be setup for 1000baseT. phydev->advertising setups what speeds
308 * will be used for autonegotiation where 1000baseT must be disabled.
309 */
310 phydev->supported = supported | SUPPORTED_1000baseT_Half |
311 SUPPORTED_1000baseT_Full;
312 phydev->advertising = supported;
313 emaclite->phydev = phydev;
314 phy_config(phydev);
315 phy_startup(phydev);
316
317 if (!phydev->link) {
318 printf("%s: No link.\n", phydev->dev->name);
319 return 0;
320 }
321
322 /* Do not setup anything */
323 return 1;
324}
325#endif
326
Michal Simek042272a2010-10-11 11:41:47 +1000327static int emaclite_init(struct eth_device *dev, bd_t *bis)
Michal Simek89c53892008-03-28 12:41:56 +0100328{
Michal Simek947324b2011-09-12 21:10:01 +0000329 struct xemaclite *emaclite = dev->priv;
Michal Simek9a23c492015-12-10 14:18:15 +0100330 struct emaclite_regs *regs = emaclite->regs;
331
Michal Simek5ac83802011-09-12 21:10:05 +0000332 debug("EmacLite Initialization Started\n");
Michal Simek89c53892008-03-28 12:41:56 +0100333
334/*
335 * TX - TX_PING & TX_PONG initialization
336 */
337 /* Restart PING TX */
Michal Simeka0b2bfb2015-12-10 15:22:21 +0100338 out_be32(&regs->tx_ping_tsr, 0);
Michal Simek89c53892008-03-28 12:41:56 +0100339 /* Copy MAC address */
Michal Simeka0b2bfb2015-12-10 15:22:21 +0100340 xemaclite_alignedwrite(dev->enetaddr, (u32)&regs->tx_ping,
341 ENET_ADDR_LENGTH);
Michal Simek89c53892008-03-28 12:41:56 +0100342 /* Set the length */
Michal Simeka0b2bfb2015-12-10 15:22:21 +0100343 out_be32(&regs->tx_ping_tplr, ENET_ADDR_LENGTH);
Michal Simek89c53892008-03-28 12:41:56 +0100344 /* Update the MAC address in the EMAC Lite */
Michal Simeka0b2bfb2015-12-10 15:22:21 +0100345 out_be32(&regs->tx_ping_tsr, XEL_TSR_PROG_MAC_ADDR);
Michal Simek89c53892008-03-28 12:41:56 +0100346 /* Wait for EMAC Lite to finish with the MAC address update */
Michal Simeka0b2bfb2015-12-10 15:22:21 +0100347 while ((in_be32 (&regs->tx_ping_tsr) &
Michal Simek8d95ddb2011-08-25 12:36:39 +0200348 XEL_TSR_PROG_MAC_ADDR) != 0)
349 ;
Michal Simek89c53892008-03-28 12:41:56 +0100350
Michal Simek947324b2011-09-12 21:10:01 +0000351 if (emaclite->txpp) {
352 /* The same operation with PONG TX */
Michal Simeka0b2bfb2015-12-10 15:22:21 +0100353 out_be32(&regs->tx_pong_tsr, 0);
354 xemaclite_alignedwrite(dev->enetaddr, (u32)&regs->tx_pong,
355 ENET_ADDR_LENGTH);
356 out_be32(&regs->tx_pong_tplr, ENET_ADDR_LENGTH);
357 out_be32(&regs->tx_pong_tsr, XEL_TSR_PROG_MAC_ADDR);
358 while ((in_be32(&regs->tx_pong_tsr) &
359 XEL_TSR_PROG_MAC_ADDR) != 0)
Michal Simek947324b2011-09-12 21:10:01 +0000360 ;
361 }
Michal Simek89c53892008-03-28 12:41:56 +0100362
363/*
364 * RX - RX_PING & RX_PONG initialization
365 */
366 /* Write out the value to flush the RX buffer */
Michal Simek3af70902015-12-10 15:24:23 +0100367 out_be32(&regs->rx_ping_rsr, XEL_RSR_RECV_IE_MASK);
Michal Simek947324b2011-09-12 21:10:01 +0000368
369 if (emaclite->rxpp)
Michal Simek3af70902015-12-10 15:24:23 +0100370 out_be32(&regs->rx_pong_rsr, XEL_RSR_RECV_IE_MASK);
Michal Simek89c53892008-03-28 12:41:56 +0100371
Michal Simekd722e862015-12-10 13:33:20 +0100372#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Michal Simek9a23c492015-12-10 14:18:15 +0100373 out_be32(&regs->mdioctrl, XEL_MDIOCTRL_MDIOEN_MASK);
374 if (in_be32(&regs->mdioctrl) & XEL_MDIOCTRL_MDIOEN_MASK)
Michal Simekd722e862015-12-10 13:33:20 +0100375 if (!setup_phy(dev))
376 return -1;
377#endif
Michal Simek5ac83802011-09-12 21:10:05 +0000378 debug("EmacLite Initialization complete\n");
Michal Simek89c53892008-03-28 12:41:56 +0100379 return 0;
380}
381
Michal Simek773cfa82011-08-25 12:47:56 +0200382static int xemaclite_txbufferavailable(struct eth_device *dev)
Michal Simek89c53892008-03-28 12:41:56 +0100383{
384 u32 reg;
385 u32 txpingbusy;
386 u32 txpongbusy;
Michal Simek773cfa82011-08-25 12:47:56 +0200387 struct xemaclite *emaclite = dev->priv;
388
Michal Simek89c53892008-03-28 12:41:56 +0100389 /*
390 * Read the other buffer register
391 * and determine if the other buffer is available
392 */
Michal Simek773cfa82011-08-25 12:47:56 +0200393 reg = in_be32 (dev->iobase +
394 emaclite->nexttxbuffertouse + 0);
Michal Simek89c53892008-03-28 12:41:56 +0100395 txpingbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) ==
396 XEL_TSR_XMIT_BUSY_MASK);
397
Michal Simek773cfa82011-08-25 12:47:56 +0200398 reg = in_be32 (dev->iobase +
399 (emaclite->nexttxbuffertouse ^ XEL_TSR_OFFSET) + 0);
Michal Simek89c53892008-03-28 12:41:56 +0100400 txpongbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) ==
401 XEL_TSR_XMIT_BUSY_MASK);
402
Michal Simek5ac83802011-09-12 21:10:05 +0000403 return !(txpingbusy && txpongbusy);
Michal Simek89c53892008-03-28 12:41:56 +0100404}
405
Stephan Linz1ae6b9c2012-05-22 12:18:10 +0000406static int emaclite_send(struct eth_device *dev, void *ptr, int len)
Michal Simek042272a2010-10-11 11:41:47 +1000407{
408 u32 reg;
409 u32 baseaddress;
Michal Simek773cfa82011-08-25 12:47:56 +0200410 struct xemaclite *emaclite = dev->priv;
Michal Simek5a4baa32015-12-10 15:32:11 +0100411 struct emaclite_regs *regs = emaclite->regs;
Michal Simek89c53892008-03-28 12:41:56 +0100412
Michal Simek042272a2010-10-11 11:41:47 +1000413 u32 maxtry = 1000;
Michal Simek89c53892008-03-28 12:41:56 +0100414
Michal Simek80439252011-09-12 21:10:04 +0000415 if (len > PKTSIZE)
416 len = PKTSIZE;
Michal Simek89c53892008-03-28 12:41:56 +0100417
Michal Simek773cfa82011-08-25 12:47:56 +0200418 while (!xemaclite_txbufferavailable(dev) && maxtry) {
Michal Simek5ac83802011-09-12 21:10:05 +0000419 udelay(10);
Michal Simek89c53892008-03-28 12:41:56 +0100420 maxtry--;
421 }
422
423 if (!maxtry) {
Michal Simek5ac83802011-09-12 21:10:05 +0000424 printf("Error: Timeout waiting for ethernet TX buffer\n");
Michal Simek89c53892008-03-28 12:41:56 +0100425 /* Restart PING TX */
Michal Simek5a4baa32015-12-10 15:32:11 +0100426 out_be32(&regs->tx_ping_tsr, 0);
Michal Simek947324b2011-09-12 21:10:01 +0000427 if (emaclite->txpp) {
Michal Simek5a4baa32015-12-10 15:32:11 +0100428 out_be32(&regs->tx_pong_tsr, 0);
Michal Simek947324b2011-09-12 21:10:01 +0000429 }
Michal Simek95efa792011-03-08 04:25:53 +0000430 return -1;
Michal Simek89c53892008-03-28 12:41:56 +0100431 }
432
433 /* Determine the expected TX buffer address */
Michal Simek773cfa82011-08-25 12:47:56 +0200434 baseaddress = (dev->iobase + emaclite->nexttxbuffertouse);
Michal Simek89c53892008-03-28 12:41:56 +0100435
436 /* Determine if the expected buffer address is empty */
437 reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
438 if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0)
439 && ((in_be32 ((baseaddress) + XEL_TSR_OFFSET)
440 & XEL_TSR_XMIT_ACTIVE_MASK) == 0)) {
441
Michal Simek947324b2011-09-12 21:10:01 +0000442 if (emaclite->txpp)
443 emaclite->nexttxbuffertouse ^= XEL_BUFFER_OFFSET;
444
Michal Simek5ac83802011-09-12 21:10:05 +0000445 debug("Send packet from 0x%x\n", baseaddress);
Michal Simek89c53892008-03-28 12:41:56 +0100446 /* Write the frame to the buffer */
Stephan Linz1ae6b9c2012-05-22 12:18:10 +0000447 xemaclite_alignedwrite(ptr, baseaddress, len);
Michal Simek89c53892008-03-28 12:41:56 +0100448 out_be32 (baseaddress + XEL_TPLR_OFFSET,(len &
449 (XEL_TPLR_LENGTH_MASK_HI | XEL_TPLR_LENGTH_MASK_LO)));
450 reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
451 reg |= XEL_TSR_XMIT_BUSY_MASK;
Michal Simek5ac83802011-09-12 21:10:05 +0000452 if ((reg & XEL_TSR_XMIT_IE_MASK) != 0)
Michal Simek89c53892008-03-28 12:41:56 +0100453 reg |= XEL_TSR_XMIT_ACTIVE_MASK;
Michal Simek89c53892008-03-28 12:41:56 +0100454 out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
Michal Simek95efa792011-03-08 04:25:53 +0000455 return 0;
Michal Simek89c53892008-03-28 12:41:56 +0100456 }
Michal Simek947324b2011-09-12 21:10:01 +0000457
458 if (emaclite->txpp) {
459 /* Switch to second buffer */
460 baseaddress ^= XEL_BUFFER_OFFSET;
461 /* Determine if the expected buffer address is empty */
Michal Simek89c53892008-03-28 12:41:56 +0100462 reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
Michal Simek947324b2011-09-12 21:10:01 +0000463 if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0)
464 && ((in_be32 ((baseaddress) + XEL_TSR_OFFSET)
465 & XEL_TSR_XMIT_ACTIVE_MASK) == 0)) {
466 debug("Send packet from 0x%x\n", baseaddress);
467 /* Write the frame to the buffer */
Stephan Linz1ae6b9c2012-05-22 12:18:10 +0000468 xemaclite_alignedwrite(ptr, baseaddress, len);
Michal Simek947324b2011-09-12 21:10:01 +0000469 out_be32 (baseaddress + XEL_TPLR_OFFSET, (len &
470 (XEL_TPLR_LENGTH_MASK_HI |
471 XEL_TPLR_LENGTH_MASK_LO)));
472 reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
473 reg |= XEL_TSR_XMIT_BUSY_MASK;
474 if ((reg & XEL_TSR_XMIT_IE_MASK) != 0)
475 reg |= XEL_TSR_XMIT_ACTIVE_MASK;
476 out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
477 return 0;
Michal Simek89c53892008-03-28 12:41:56 +0100478 }
Michal Simek89c53892008-03-28 12:41:56 +0100479 }
Michal Simek947324b2011-09-12 21:10:01 +0000480
Michal Simek5ac83802011-09-12 21:10:05 +0000481 puts("Error while sending frame\n");
Michal Simek95efa792011-03-08 04:25:53 +0000482 return -1;
Michal Simek89c53892008-03-28 12:41:56 +0100483}
484
Michal Simek042272a2010-10-11 11:41:47 +1000485static int emaclite_recv(struct eth_device *dev)
Michal Simek89c53892008-03-28 12:41:56 +0100486{
Michal Simek042272a2010-10-11 11:41:47 +1000487 u32 length;
488 u32 reg;
489 u32 baseaddress;
Michal Simek773cfa82011-08-25 12:47:56 +0200490 struct xemaclite *emaclite = dev->priv;
Michal Simek89c53892008-03-28 12:41:56 +0100491
Michal Simek773cfa82011-08-25 12:47:56 +0200492 baseaddress = dev->iobase + emaclite->nextrxbuffertouse;
Michal Simek89c53892008-03-28 12:41:56 +0100493 reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
Michal Simek5ac83802011-09-12 21:10:05 +0000494 debug("Testing data at address 0x%x\n", baseaddress);
Michal Simek89c53892008-03-28 12:41:56 +0100495 if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
Michal Simek947324b2011-09-12 21:10:01 +0000496 if (emaclite->rxpp)
497 emaclite->nextrxbuffertouse ^= XEL_BUFFER_OFFSET;
Michal Simek89c53892008-03-28 12:41:56 +0100498 } else {
Michal Simek947324b2011-09-12 21:10:01 +0000499
500 if (!emaclite->rxpp) {
Michal Simek5ac83802011-09-12 21:10:05 +0000501 debug("No data was available - address 0x%x\n",
Michal Simek947324b2011-09-12 21:10:01 +0000502 baseaddress);
Michal Simek89c53892008-03-28 12:41:56 +0100503 return 0;
Michal Simek947324b2011-09-12 21:10:01 +0000504 } else {
505 baseaddress ^= XEL_BUFFER_OFFSET;
506 reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
507 if ((reg & XEL_RSR_RECV_DONE_MASK) !=
508 XEL_RSR_RECV_DONE_MASK) {
509 debug("No data was available - address 0x%x\n",
510 baseaddress);
511 return 0;
512 }
Michal Simek89c53892008-03-28 12:41:56 +0100513 }
Michal Simek89c53892008-03-28 12:41:56 +0100514 }
515 /* Get the length of the frame that arrived */
Michal Simek3f91ec02010-10-11 11:41:46 +1000516 switch(((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET + 0xC))) &
Michal Simek89c53892008-03-28 12:41:56 +0100517 0xFFFF0000 ) >> 16) {
518 case 0x806:
519 length = 42 + 20; /* FIXME size of ARP */
Michal Simek5ac83802011-09-12 21:10:05 +0000520 debug("ARP Packet\n");
Michal Simek89c53892008-03-28 12:41:56 +0100521 break;
522 case 0x800:
523 length = 14 + 14 +
Michal Simek5ac83802011-09-12 21:10:05 +0000524 (((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET +
525 0x10))) & 0xFFFF0000) >> 16);
526 /* FIXME size of IP packet */
Michal Simek89c53892008-03-28 12:41:56 +0100527 debug ("IP Packet\n");
528 break;
529 default:
Michal Simek80439252011-09-12 21:10:04 +0000530 debug("Other Packet\n");
531 length = PKTSIZE;
Michal Simek89c53892008-03-28 12:41:56 +0100532 break;
533 }
534
Michal Simek5ac83802011-09-12 21:10:05 +0000535 xemaclite_alignedread((u32 *) (baseaddress + XEL_RXBUFF_OFFSET),
Michal Simek89c53892008-03-28 12:41:56 +0100536 etherrxbuff, length);
537
538 /* Acknowledge the frame */
539 reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
540 reg &= ~XEL_RSR_RECV_DONE_MASK;
541 out_be32 (baseaddress + XEL_RSR_OFFSET, reg);
542
Michal Simek5ac83802011-09-12 21:10:05 +0000543 debug("Packet receive from 0x%x, length %dB\n", baseaddress, length);
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500544 net_process_received_packet((uchar *)etherrxbuff, length);
Michal Simek95efa792011-03-08 04:25:53 +0000545 return length;
Michal Simek89c53892008-03-28 12:41:56 +0100546
547}
Michal Simek042272a2010-10-11 11:41:47 +1000548
Michal Simekd722e862015-12-10 13:33:20 +0100549#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
550static int emaclite_miiphy_read(const char *devname, uchar addr,
551 uchar reg, ushort *val)
552{
553 u32 ret;
554 struct eth_device *dev = eth_get_dev();
555
Michal Simek9a23c492015-12-10 14:18:15 +0100556 ret = phyread(dev->priv, addr, reg, val);
Michal Simekd722e862015-12-10 13:33:20 +0100557 debug("emaclite: Read MII 0x%x, 0x%x, 0x%x\n", addr, reg, *val);
558 return ret;
559}
560
561static int emaclite_miiphy_write(const char *devname, uchar addr,
562 uchar reg, ushort val)
563{
564 struct eth_device *dev = eth_get_dev();
565
566 debug("emaclite: Write MII 0x%x, 0x%x, 0x%x\n", addr, reg, val);
Michal Simek9a23c492015-12-10 14:18:15 +0100567 return phywrite(dev->priv, addr, reg, val);
Michal Simekd722e862015-12-10 13:33:20 +0100568}
569#endif
570
Michal Simekc1044a12011-10-12 23:23:22 +0000571int xilinx_emaclite_initialize(bd_t *bis, unsigned long base_addr,
572 int txpp, int rxpp)
Michal Simek042272a2010-10-11 11:41:47 +1000573{
574 struct eth_device *dev;
Michal Simek773cfa82011-08-25 12:47:56 +0200575 struct xemaclite *emaclite;
Michal Simek9a23c492015-12-10 14:18:15 +0100576 struct emaclite_regs *regs;
Michal Simek042272a2010-10-11 11:41:47 +1000577
Michal Simek28ae02e2011-08-25 12:28:47 +0200578 dev = calloc(1, sizeof(*dev));
Michal Simek042272a2010-10-11 11:41:47 +1000579 if (dev == NULL)
Michal Simek95efa792011-03-08 04:25:53 +0000580 return -1;
Michal Simek042272a2010-10-11 11:41:47 +1000581
Michal Simek773cfa82011-08-25 12:47:56 +0200582 emaclite = calloc(1, sizeof(struct xemaclite));
583 if (emaclite == NULL) {
584 free(dev);
585 return -1;
586 }
587
588 dev->priv = emaclite;
589
Michal Simekc1044a12011-10-12 23:23:22 +0000590 emaclite->txpp = txpp;
591 emaclite->rxpp = rxpp;
Michal Simek947324b2011-09-12 21:10:01 +0000592
Michal Simek9b947552011-10-12 23:23:21 +0000593 sprintf(dev->name, "Xelite.%lx", base_addr);
Michal Simek042272a2010-10-11 11:41:47 +1000594
Michal Simek9a23c492015-12-10 14:18:15 +0100595 emaclite->regs = (struct emaclite_regs *)base_addr;
596 regs = emaclite->regs;
Michal Simek042272a2010-10-11 11:41:47 +1000597 dev->iobase = base_addr;
Michal Simek042272a2010-10-11 11:41:47 +1000598 dev->init = emaclite_init;
599 dev->halt = emaclite_halt;
600 dev->send = emaclite_send;
601 dev->recv = emaclite_recv;
602
Michal Simekd722e862015-12-10 13:33:20 +0100603#ifdef CONFIG_PHY_ADDR
604 emaclite->phyaddr = CONFIG_PHY_ADDR;
605#else
606 emaclite->phyaddr = -1;
607#endif
608
Michal Simek042272a2010-10-11 11:41:47 +1000609 eth_register(dev);
610
Michal Simekd722e862015-12-10 13:33:20 +0100611#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
612 miiphy_register(dev->name, emaclite_miiphy_read, emaclite_miiphy_write);
613 emaclite->bus = miiphy_get_dev_by_name(dev->name);
614
Michal Simek9a23c492015-12-10 14:18:15 +0100615 out_be32(&regs->mdioctrl, XEL_MDIOCTRL_MDIOEN_MASK);
Michal Simekd722e862015-12-10 13:33:20 +0100616#endif
617
Michal Simek95efa792011-03-08 04:25:53 +0000618 return 1;
Michal Simek042272a2010-10-11 11:41:47 +1000619}