blob: 28aab972b8154b17db9d5b64fc9eb7a16adc7fdc [file] [log] [blame]
Michal Simek78d19a32009-09-07 09:08:02 +02001/*
2 * (C) Copyright 2007-2009 Michal Simek
3 * (C) Copyright 2003 Xilinx Inc.
Michal Simek89c53892008-03-28 12:41:56 +01004 *
Michal Simek89c53892008-03-28 12:41:56 +01005 * Michal SIMEK <monstr@monstr.eu>
6 *
Michal Simek78d19a32009-09-07 09:08:02 +02007 * See file CREDITS for list of people who contributed to this
8 * project.
Michal Simek89c53892008-03-28 12:41:56 +01009 *
Michal Simek78d19a32009-09-07 09:08:02 +020010 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
Michal Simek89c53892008-03-28 12:41:56 +010025
26#include <common.h>
27#include <net.h>
28#include <config.h>
Michal Simek042272a2010-10-11 11:41:47 +100029#include <malloc.h>
Michal Simek89c53892008-03-28 12:41:56 +010030#include <asm/io.h>
31
32#undef DEBUG
33
34#define ENET_MAX_MTU PKTSIZE
35#define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
36#define ENET_ADDR_LENGTH 6
37
38/* EmacLite constants */
39#define XEL_BUFFER_OFFSET 0x0800 /* Next buffer's offset */
40#define XEL_TPLR_OFFSET 0x07F4 /* Tx packet length */
41#define XEL_TSR_OFFSET 0x07FC /* Tx status */
42#define XEL_RSR_OFFSET 0x17FC /* Rx status */
43#define XEL_RXBUFF_OFFSET 0x1000 /* Receive Buffer */
44
45/* Xmit complete */
46#define XEL_TSR_XMIT_BUSY_MASK 0x00000001UL
47/* Xmit interrupt enable bit */
48#define XEL_TSR_XMIT_IE_MASK 0x00000008UL
49/* Buffer is active, SW bit only */
50#define XEL_TSR_XMIT_ACTIVE_MASK 0x80000000UL
51/* Program the MAC address */
52#define XEL_TSR_PROGRAM_MASK 0x00000002UL
53/* define for programming the MAC address into the EMAC Lite */
54#define XEL_TSR_PROG_MAC_ADDR (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
55
56/* Transmit packet length upper byte */
57#define XEL_TPLR_LENGTH_MASK_HI 0x0000FF00UL
58/* Transmit packet length lower byte */
59#define XEL_TPLR_LENGTH_MASK_LO 0x000000FFUL
60
61/* Recv complete */
62#define XEL_RSR_RECV_DONE_MASK 0x00000001UL
63/* Recv interrupt enable bit */
64#define XEL_RSR_RECV_IE_MASK 0x00000008UL
65
66typedef struct {
Michal Simek042272a2010-10-11 11:41:47 +100067 u32 baseaddress; /* Base address for device (IPIF) */
68 u32 nexttxbuffertouse; /* Next TX buffer to write to */
69 u32 nextrxbuffertouse; /* Next RX buffer to read from */
Michal Simek89c53892008-03-28 12:41:56 +010070} xemaclite;
71
72static xemaclite emaclite;
73
Clive Stubbingsf2a7806f2008-10-27 15:05:00 +000074static u32 etherrxbuff[PKTSIZE_ALIGN/4]; /* Receive buffer */
Michal Simek89c53892008-03-28 12:41:56 +010075
Michal Simek042272a2010-10-11 11:41:47 +100076static void xemaclite_alignedread (u32 *srcptr, void *destptr, u32 bytecount)
Michal Simek89c53892008-03-28 12:41:56 +010077{
Michal Simek042272a2010-10-11 11:41:47 +100078 u32 i;
Michal Simek89c53892008-03-28 12:41:56 +010079 u32 alignbuffer;
80 u32 *to32ptr;
81 u32 *from32ptr;
82 u8 *to8ptr;
83 u8 *from8ptr;
84
85 from32ptr = (u32 *) srcptr;
86
87 /* Word aligned buffer, no correction needed. */
88 to32ptr = (u32 *) destptr;
89 while (bytecount > 3) {
90 *to32ptr++ = *from32ptr++;
91 bytecount -= 4;
92 }
93 to8ptr = (u8 *) to32ptr;
94
95 alignbuffer = *from32ptr++;
96 from8ptr = (u8 *) & alignbuffer;
97
98 for (i = 0; i < bytecount; i++) {
99 *to8ptr++ = *from8ptr++;
100 }
101}
102
Michal Simek042272a2010-10-11 11:41:47 +1000103static void xemaclite_alignedwrite (void *srcptr, u32 destptr, u32 bytecount)
Michal Simek89c53892008-03-28 12:41:56 +0100104{
Michal Simek042272a2010-10-11 11:41:47 +1000105 u32 i;
Michal Simek89c53892008-03-28 12:41:56 +0100106 u32 alignbuffer;
107 u32 *to32ptr = (u32 *) destptr;
108 u32 *from32ptr;
109 u8 *to8ptr;
110 u8 *from8ptr;
111
112 from32ptr = (u32 *) srcptr;
113 while (bytecount > 3) {
114
115 *to32ptr++ = *from32ptr++;
116 bytecount -= 4;
117 }
118
119 alignbuffer = 0;
120 to8ptr = (u8 *) & alignbuffer;
121 from8ptr = (u8 *) from32ptr;
122
123 for (i = 0; i < bytecount; i++) {
124 *to8ptr++ = *from8ptr++;
125 }
126
127 *to32ptr++ = alignbuffer;
128}
129
Michal Simek042272a2010-10-11 11:41:47 +1000130static void emaclite_halt(struct eth_device *dev)
Michal Simek89c53892008-03-28 12:41:56 +0100131{
132 debug ("eth_halt\n");
133}
134
Michal Simek042272a2010-10-11 11:41:47 +1000135static int emaclite_init(struct eth_device *dev, bd_t *bis)
Michal Simek89c53892008-03-28 12:41:56 +0100136{
137 debug ("EmacLite Initialization Started\n");
138 memset (&emaclite, 0, sizeof (xemaclite));
Michal Simek042272a2010-10-11 11:41:47 +1000139 emaclite.baseaddress = dev->iobase;
Michal Simek89c53892008-03-28 12:41:56 +0100140
141/*
142 * TX - TX_PING & TX_PONG initialization
143 */
144 /* Restart PING TX */
145 out_be32 (emaclite.baseaddress + XEL_TSR_OFFSET, 0);
146 /* Copy MAC address */
Michal Simek042272a2010-10-11 11:41:47 +1000147 xemaclite_alignedwrite (dev->enetaddr,
Michal Simek89c53892008-03-28 12:41:56 +0100148 emaclite.baseaddress, ENET_ADDR_LENGTH);
149 /* Set the length */
150 out_be32 (emaclite.baseaddress + XEL_TPLR_OFFSET, ENET_ADDR_LENGTH);
151 /* Update the MAC address in the EMAC Lite */
152 out_be32 (emaclite.baseaddress + XEL_TSR_OFFSET, XEL_TSR_PROG_MAC_ADDR);
153 /* Wait for EMAC Lite to finish with the MAC address update */
154 while ((in_be32 (emaclite.baseaddress + XEL_TSR_OFFSET) &
155 XEL_TSR_PROG_MAC_ADDR) != 0) ;
156
157#ifdef CONFIG_XILINX_EMACLITE_TX_PING_PONG
158 /* The same operation with PONG TX */
159 out_be32 (emaclite.baseaddress + XEL_TSR_OFFSET + XEL_BUFFER_OFFSET, 0);
Michal Simek042272a2010-10-11 11:41:47 +1000160 xemaclite_alignedwrite (dev->enetaddr, emaclite.baseaddress +
Michal Simek89c53892008-03-28 12:41:56 +0100161 XEL_BUFFER_OFFSET, ENET_ADDR_LENGTH);
162 out_be32 (emaclite.baseaddress + XEL_TPLR_OFFSET, ENET_ADDR_LENGTH);
163 out_be32 (emaclite.baseaddress + XEL_TSR_OFFSET + XEL_BUFFER_OFFSET,
164 XEL_TSR_PROG_MAC_ADDR);
165 while ((in_be32 (emaclite.baseaddress + XEL_TSR_OFFSET +
166 XEL_BUFFER_OFFSET) & XEL_TSR_PROG_MAC_ADDR) != 0) ;
167#endif
168
169/*
170 * RX - RX_PING & RX_PONG initialization
171 */
172 /* Write out the value to flush the RX buffer */
173 out_be32 (emaclite.baseaddress + XEL_RSR_OFFSET, XEL_RSR_RECV_IE_MASK);
174#ifdef CONFIG_XILINX_EMACLITE_RX_PING_PONG
175 out_be32 (emaclite.baseaddress + XEL_RSR_OFFSET + XEL_BUFFER_OFFSET,
176 XEL_RSR_RECV_IE_MASK);
177#endif
178
179 debug ("EmacLite Initialization complete\n");
180 return 0;
181}
182
Michal Simek042272a2010-10-11 11:41:47 +1000183static int xemaclite_txbufferavailable (xemaclite *instanceptr)
Michal Simek89c53892008-03-28 12:41:56 +0100184{
185 u32 reg;
186 u32 txpingbusy;
187 u32 txpongbusy;
188 /*
189 * Read the other buffer register
190 * and determine if the other buffer is available
191 */
192 reg = in_be32 (instanceptr->baseaddress +
193 instanceptr->nexttxbuffertouse + 0);
194 txpingbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) ==
195 XEL_TSR_XMIT_BUSY_MASK);
196
197 reg = in_be32 (instanceptr->baseaddress +
198 (instanceptr->nexttxbuffertouse ^ XEL_TSR_OFFSET) + 0);
199 txpongbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) ==
200 XEL_TSR_XMIT_BUSY_MASK);
201
202 return (!(txpingbusy && txpongbusy));
203}
204
Michal Simek042272a2010-10-11 11:41:47 +1000205static int emaclite_send (struct eth_device *dev, volatile void *ptr, int len)
206{
207 u32 reg;
208 u32 baseaddress;
Michal Simek89c53892008-03-28 12:41:56 +0100209
Michal Simek042272a2010-10-11 11:41:47 +1000210 u32 maxtry = 1000;
Michal Simek89c53892008-03-28 12:41:56 +0100211
212 if (len > ENET_MAX_MTU)
213 len = ENET_MAX_MTU;
214
215 while (!xemaclite_txbufferavailable (&emaclite) && maxtry) {
216 udelay (10);
217 maxtry--;
218 }
219
220 if (!maxtry) {
221 printf ("Error: Timeout waiting for ethernet TX buffer\n");
222 /* Restart PING TX */
223 out_be32 (emaclite.baseaddress + XEL_TSR_OFFSET, 0);
224#ifdef CONFIG_XILINX_EMACLITE_TX_PING_PONG
225 out_be32 (emaclite.baseaddress + XEL_TSR_OFFSET +
226 XEL_BUFFER_OFFSET, 0);
227#endif
Michal Simek95efa792011-03-08 04:25:53 +0000228 return -1;
Michal Simek89c53892008-03-28 12:41:56 +0100229 }
230
231 /* Determine the expected TX buffer address */
232 baseaddress = (emaclite.baseaddress + emaclite.nexttxbuffertouse);
233
234 /* Determine if the expected buffer address is empty */
235 reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
236 if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0)
237 && ((in_be32 ((baseaddress) + XEL_TSR_OFFSET)
238 & XEL_TSR_XMIT_ACTIVE_MASK) == 0)) {
239
240#ifdef CONFIG_XILINX_EMACLITE_TX_PING_PONG
241 emaclite.nexttxbuffertouse ^= XEL_BUFFER_OFFSET;
242#endif
243 debug ("Send packet from 0x%x\n", baseaddress);
244 /* Write the frame to the buffer */
245 xemaclite_alignedwrite ((void *) ptr, baseaddress, len);
246 out_be32 (baseaddress + XEL_TPLR_OFFSET,(len &
247 (XEL_TPLR_LENGTH_MASK_HI | XEL_TPLR_LENGTH_MASK_LO)));
248 reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
249 reg |= XEL_TSR_XMIT_BUSY_MASK;
250 if ((reg & XEL_TSR_XMIT_IE_MASK) != 0) {
251 reg |= XEL_TSR_XMIT_ACTIVE_MASK;
252 }
253 out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
Michal Simek95efa792011-03-08 04:25:53 +0000254 return 0;
Michal Simek89c53892008-03-28 12:41:56 +0100255 }
256#ifdef CONFIG_XILINX_EMACLITE_TX_PING_PONG
257 /* Switch to second buffer */
258 baseaddress ^= XEL_BUFFER_OFFSET;
259 /* Determine if the expected buffer address is empty */
260 reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
261 if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0)
262 && ((in_be32 ((baseaddress) + XEL_TSR_OFFSET)
263 & XEL_TSR_XMIT_ACTIVE_MASK) == 0)) {
264 debug ("Send packet from 0x%x\n", baseaddress);
265 /* Write the frame to the buffer */
266 xemaclite_alignedwrite ((void *) ptr, baseaddress, len);
267 out_be32 (baseaddress + XEL_TPLR_OFFSET,(len &
268 (XEL_TPLR_LENGTH_MASK_HI | XEL_TPLR_LENGTH_MASK_LO)));
269 reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
270 reg |= XEL_TSR_XMIT_BUSY_MASK;
271 if ((reg & XEL_TSR_XMIT_IE_MASK) != 0) {
272 reg |= XEL_TSR_XMIT_ACTIVE_MASK;
273 }
274 out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
Michal Simek95efa792011-03-08 04:25:53 +0000275 return 0;
Michal Simek89c53892008-03-28 12:41:56 +0100276 }
277#endif
278 puts ("Error while sending frame\n");
Michal Simek95efa792011-03-08 04:25:53 +0000279 return -1;
Michal Simek89c53892008-03-28 12:41:56 +0100280}
281
Michal Simek042272a2010-10-11 11:41:47 +1000282static int emaclite_recv(struct eth_device *dev)
Michal Simek89c53892008-03-28 12:41:56 +0100283{
Michal Simek042272a2010-10-11 11:41:47 +1000284 u32 length;
285 u32 reg;
286 u32 baseaddress;
Michal Simek89c53892008-03-28 12:41:56 +0100287
288 baseaddress = emaclite.baseaddress + emaclite.nextrxbuffertouse;
289 reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
290 debug ("Testing data at address 0x%x\n", baseaddress);
291 if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
292#ifdef CONFIG_XILINX_EMACLITE_RX_PING_PONG
293 emaclite.nextrxbuffertouse ^= XEL_BUFFER_OFFSET;
294#endif
295 } else {
296#ifndef CONFIG_XILINX_EMACLITE_RX_PING_PONG
297 debug ("No data was available - address 0x%x\n", baseaddress);
298 return 0;
299#else
300 baseaddress ^= XEL_BUFFER_OFFSET;
301 reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
302 if ((reg & XEL_RSR_RECV_DONE_MASK) !=
303 XEL_RSR_RECV_DONE_MASK) {
304 debug ("No data was available - address 0x%x\n",
305 baseaddress);
306 return 0;
307 }
308#endif
309 }
310 /* Get the length of the frame that arrived */
Michal Simek3f91ec02010-10-11 11:41:46 +1000311 switch(((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET + 0xC))) &
Michal Simek89c53892008-03-28 12:41:56 +0100312 0xFFFF0000 ) >> 16) {
313 case 0x806:
314 length = 42 + 20; /* FIXME size of ARP */
315 debug ("ARP Packet\n");
316 break;
317 case 0x800:
318 length = 14 + 14 +
Michal Simek3f91ec02010-10-11 11:41:46 +1000319 (((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET + 0x10))) &
Michal Simek89c53892008-03-28 12:41:56 +0100320 0xFFFF0000) >> 16); /* FIXME size of IP packet */
321 debug ("IP Packet\n");
322 break;
323 default:
324 debug ("Other Packet\n");
325 length = ENET_MAX_MTU;
326 break;
327 }
328
329 xemaclite_alignedread ((u32 *) (baseaddress + XEL_RXBUFF_OFFSET),
330 etherrxbuff, length);
331
332 /* Acknowledge the frame */
333 reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
334 reg &= ~XEL_RSR_RECV_DONE_MASK;
335 out_be32 (baseaddress + XEL_RSR_OFFSET, reg);
336
337 debug ("Packet receive from 0x%x, length %dB\n", baseaddress, length);
338 NetReceive ((uchar *) etherrxbuff, length);
Michal Simek95efa792011-03-08 04:25:53 +0000339 return length;
Michal Simek89c53892008-03-28 12:41:56 +0100340
341}
Michal Simek042272a2010-10-11 11:41:47 +1000342
343int xilinx_emaclite_initialize (bd_t *bis, int base_addr)
344{
345 struct eth_device *dev;
346
Michal Simek28ae02e2011-08-25 12:28:47 +0200347 dev = calloc(1, sizeof(*dev));
Michal Simek042272a2010-10-11 11:41:47 +1000348 if (dev == NULL)
Michal Simek95efa792011-03-08 04:25:53 +0000349 return -1;
Michal Simek042272a2010-10-11 11:41:47 +1000350
Michal Simek25a02552011-08-25 12:25:14 +0200351 sprintf(dev->name, "Xelite.%x", base_addr);
Michal Simek042272a2010-10-11 11:41:47 +1000352
353 dev->iobase = base_addr;
354 dev->priv = 0;
355 dev->init = emaclite_init;
356 dev->halt = emaclite_halt;
357 dev->send = emaclite_send;
358 dev->recv = emaclite_recv;
359
360 eth_register(dev);
361
Michal Simek95efa792011-03-08 04:25:53 +0000362 return 1;
Michal Simek042272a2010-10-11 11:41:47 +1000363}