blob: d574bbbef28e3a63b97194aacef6858fd5a6bc0e [file] [log] [blame]
Priyanka Jain062ef1a2013-10-18 17:19:06 +05301/*
vijay raif4c39172014-03-31 11:46:34 +05302+ * Copyright 2014 Freescale Semiconductor, Inc.
3+ *
4+ * SPDX-License-Identifier: GPL-2.0+
5+ */
Priyanka Jain062ef1a2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
10/*
vijay raif4c39172014-03-31 11:46:34 +053011 * T104x RDB board configuration file
Priyanka Jain062ef1a2013-10-18 17:19:06 +053012 */
Prabhakar Kushwaha9f074e62014-10-29 22:33:09 +053013#include <asm/config_mpc85xx.h>
14
Priyanka Jain062ef1a2013-10-18 17:19:06 +053015#ifdef CONFIG_RAMBOOT_PBL
Sumit Gargaa36c842016-07-14 12:27:52 -040016
17#ifndef CONFIG_SECURE_BOOT
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053018#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
Sumit Gargaa36c842016-07-14 12:27:52 -040019#else
20#define CONFIG_SYS_FSL_PBL_PBI \
21 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
22#endif
23
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053024#define CONFIG_SPL_FLUSH_IMAGE
25#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Tang Yuantiance249d92014-07-23 17:27:53 +080026#define CONFIG_SYS_TEXT_BASE 0x30001000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053027#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
28#define CONFIG_SPL_PAD_TO 0x40000
29#define CONFIG_SPL_MAX_SIZE 0x28000
30#ifdef CONFIG_SPL_BUILD
31#define CONFIG_SPL_SKIP_RELOCATE
32#define CONFIG_SPL_COMMON_INIT_DDR
33#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
34#define CONFIG_SYS_NO_FLASH
35#endif
36#define RESET_VECTOR_OFFSET 0x27FFC
37#define BOOT_PAGE_OFFSET 0x27000
38
39#ifdef CONFIG_NAND
Sumit Gargaa36c842016-07-14 12:27:52 -040040#ifdef CONFIG_SECURE_BOOT
41#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
42/*
43 * HDR would be appended at end of image and copied to DDR along
44 * with U-Boot image.
45 */
46#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
47 CONFIG_U_BOOT_HDR_SIZE)
48#else
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053049#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargaa36c842016-07-14 12:27:52 -040050#endif
Tang Yuantiance249d92014-07-23 17:27:53 +080051#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
52#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053053#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
54#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
York Sun6fcddd02016-11-18 13:31:27 -080055#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080056#define CONFIG_SYS_FSL_PBL_RCW \
57$(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
58#endif
York Sun55ed8ae2016-11-18 13:44:00 -080059#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +080060#define CONFIG_SYS_FSL_PBL_RCW \
61$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
62#endif
York Sun01673692016-11-21 11:08:49 -080063#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080064#define CONFIG_SYS_FSL_PBL_RCW \
65$(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
66#endif
York Suna0167352016-11-21 10:46:53 -080067#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080068#define CONFIG_SYS_FSL_PBL_RCW \
69$(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
70#endif
York Sun319ed242016-11-21 11:04:34 -080071#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080072#define CONFIG_SYS_FSL_PBL_RCW \
73$(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
74#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053075#define CONFIG_SPL_NAND_BOOT
76#endif
77
78#ifdef CONFIG_SPIFLASH
Tang Yuantiance249d92014-07-23 17:27:53 +080079#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053080#define CONFIG_SPL_SPI_FLASH_MINIMAL
81#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantiance249d92014-07-23 17:27:53 +080082#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
83#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053084#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
85#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
86#ifndef CONFIG_SPL_BUILD
87#define CONFIG_SYS_MPC85XX_NO_RESETVEC
88#endif
York Sun6fcddd02016-11-18 13:31:27 -080089#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080090#define CONFIG_SYS_FSL_PBL_RCW \
91$(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
92#endif
York Sun55ed8ae2016-11-18 13:44:00 -080093#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +080094#define CONFIG_SYS_FSL_PBL_RCW \
95$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
96#endif
York Sun01673692016-11-21 11:08:49 -080097#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080098#define CONFIG_SYS_FSL_PBL_RCW \
99$(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
100#endif
York Suna0167352016-11-21 10:46:53 -0800101#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800102#define CONFIG_SYS_FSL_PBL_RCW \
103$(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
104#endif
York Sun319ed242016-11-21 11:04:34 -0800105#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800106#define CONFIG_SYS_FSL_PBL_RCW \
107$(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
108#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530109#define CONFIG_SPL_SPI_BOOT
110#endif
111
112#ifdef CONFIG_SDCARD
Tang Yuantiance249d92014-07-23 17:27:53 +0800113#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530114#define CONFIG_SPL_MMC_MINIMAL
115#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantiance249d92014-07-23 17:27:53 +0800116#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
117#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530118#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
119#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
120#ifndef CONFIG_SPL_BUILD
121#define CONFIG_SYS_MPC85XX_NO_RESETVEC
122#endif
York Sun6fcddd02016-11-18 13:31:27 -0800123#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800124#define CONFIG_SYS_FSL_PBL_RCW \
125$(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
126#endif
York Sun55ed8ae2016-11-18 13:44:00 -0800127#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +0800128#define CONFIG_SYS_FSL_PBL_RCW \
129$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
130#endif
York Sun01673692016-11-21 11:08:49 -0800131#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800132#define CONFIG_SYS_FSL_PBL_RCW \
133$(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
134#endif
York Suna0167352016-11-21 10:46:53 -0800135#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800136#define CONFIG_SYS_FSL_PBL_RCW \
137$(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
138#endif
York Sun319ed242016-11-21 11:04:34 -0800139#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800140#define CONFIG_SYS_FSL_PBL_RCW \
141$(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
142#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530143#define CONFIG_SPL_MMC_BOOT
144#endif
145
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530146#endif
147
148/* High Level Configuration Options */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530149#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530150#define CONFIG_MP /* support multiple processors */
151
Tang Yuantian5303a3d2014-04-17 15:33:45 +0800152/* support deep sleep */
153#define CONFIG_DEEP_SLEEP
Tang Yuantian00233522014-11-21 11:17:16 +0800154#if defined(CONFIG_DEEP_SLEEP)
155#define CONFIG_BOARD_EARLY_INIT_F
Tang Yuantian00233522014-11-21 11:17:16 +0800156#endif
Tang Yuantian5303a3d2014-04-17 15:33:45 +0800157
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530158#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530159#define CONFIG_SYS_TEXT_BASE 0xeff40000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530160#endif
161
162#ifndef CONFIG_RESET_VECTOR_ADDRESS
163#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
164#endif
165
166#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -0800167#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530168#define CONFIG_FSL_IFC /* Enable IFC Support */
Ruchika Gupta737537e2014-10-15 11:35:31 +0530169#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530170#define CONFIG_PCI_INDIRECT_BRIDGE
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400171#define CONFIG_PCIE1 /* PCIE controller 1 */
172#define CONFIG_PCIE2 /* PCIE controller 2 */
173#define CONFIG_PCIE3 /* PCIE controller 3 */
174#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530175
176#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
177#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
178
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530179#define CONFIG_ENV_OVERWRITE
180
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530181#ifndef CONFIG_SYS_NO_FLASH
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530182#define CONFIG_FLASH_CFI_DRIVER
183#define CONFIG_SYS_FLASH_CFI
184#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
185#endif
186
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530187#if defined(CONFIG_SPIFLASH)
188#define CONFIG_SYS_EXTRA_ENV_RELOC
189#define CONFIG_ENV_IS_IN_SPI_FLASH
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530190#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
191#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
192#define CONFIG_ENV_SECT_SIZE 0x10000
193#elif defined(CONFIG_SDCARD)
194#define CONFIG_SYS_EXTRA_ENV_RELOC
195#define CONFIG_ENV_IS_IN_MMC
196#define CONFIG_SYS_MMC_ENV_DEV 0
197#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530198#define CONFIG_ENV_OFFSET (512 * 0x800)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530199#elif defined(CONFIG_NAND)
Sumit Gargaa36c842016-07-14 12:27:52 -0400200#ifdef CONFIG_SECURE_BOOT
201#define CONFIG_RAMBOOT_NAND
202#define CONFIG_BOOTSCRIPT_COPY_RAM
203#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530204#define CONFIG_SYS_EXTRA_ENV_RELOC
205#define CONFIG_ENV_IS_IN_NAND
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530206#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530207#define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530208#else
209#define CONFIG_ENV_IS_IN_FLASH
210#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
211#define CONFIG_ENV_SIZE 0x2000
212#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
213#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530214
215#define CONFIG_SYS_CLK_FREQ 100000000
216#define CONFIG_DDR_CLK_FREQ 66666666
217
218/*
219 * These can be toggled for performance analysis, otherwise use default.
220 */
221#define CONFIG_SYS_CACHE_STASHING
222#define CONFIG_BACKSIDE_L2_CACHE
223#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
224#define CONFIG_BTB /* toggle branch predition */
225#define CONFIG_DDR_ECC
226#ifdef CONFIG_DDR_ECC
227#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
228#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
229#endif
230
231#define CONFIG_ENABLE_36BIT_PHYS
232
233#define CONFIG_ADDR_MAP
234#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
235
236#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
237#define CONFIG_SYS_MEMTEST_END 0x00400000
238#define CONFIG_SYS_ALT_MEMTEST
239#define CONFIG_PANIC_HANG /* do not reset board on panic */
240
241/*
242 * Config the L3 Cache as L3 SRAM
243 */
244#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargaa36c842016-07-14 12:27:52 -0400245/*
246 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
247 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
248 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
249 */
250#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530251#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargaa36c842016-07-14 12:27:52 -0400252#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530253#ifdef CONFIG_RAMBOOT_PBL
254#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
255#endif
256#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
257#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
258#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
259#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530260
261#define CONFIG_SYS_DCSRBAR 0xf0000000
262#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
263
264/*
265 * DDR Setup
266 */
267#define CONFIG_VERY_BIG_RAM
268#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
269#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
270
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530271#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain96ac18c2014-02-26 09:38:37 +0530272#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530273
274#define CONFIG_DDR_SPD
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530275
276#define CONFIG_SYS_SPD_BUS_NUM 0
277#define SPD_EEPROM_ADDRESS 0x51
278
279#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
280
281/*
282 * IFC Definitions
283 */
284#define CONFIG_SYS_FLASH_BASE 0xe8000000
285#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
286
287#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
288#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
289 CSPR_PORT_SIZE_16 | \
290 CSPR_MSEL_NOR | \
291 CSPR_V)
292#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh377ffcf2014-06-05 18:49:57 +0530293
294/*
295 * TDM Definition
296 */
297#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
298
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530299/* NOR Flash Timing Params */
300#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
301#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
302 FTIM0_NOR_TEADC(0x5) | \
303 FTIM0_NOR_TEAHC(0x5))
304#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
305 FTIM1_NOR_TRAD_NOR(0x1A) |\
306 FTIM1_NOR_TSEQRAD_NOR(0x13))
307#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
308 FTIM2_NOR_TCH(0x4) | \
309 FTIM2_NOR_TWPH(0x0E) | \
310 FTIM2_NOR_TWP(0x1c))
311#define CONFIG_SYS_NOR_FTIM3 0x0
312
313#define CONFIG_SYS_FLASH_QUIET_TEST
314#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
315
316#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
317#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
318#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
319#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
320
321#define CONFIG_SYS_FLASH_EMPTY_INFO
322#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
323
324/* CPLD on IFC */
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +0530325#define CPLD_LBMAP_MASK 0x3F
326#define CPLD_BANK_SEL_MASK 0x07
327#define CPLD_BANK_OVERRIDE 0x40
328#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
329#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
330#define CPLD_LBMAP_RESET 0xFF
331#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530332
York Sun55ed8ae2016-11-18 13:44:00 -0800333#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jincf8ddac2014-03-19 10:47:56 +0800334#define CPLD_DIU_SEL_DFP 0x80
York Sun319ed242016-11-21 11:04:34 -0800335#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530336#define CPLD_DIU_SEL_DFP 0xc0
337#endif
338
York Suna0167352016-11-21 10:46:53 -0800339#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530340#define CPLD_INT_MASK_ALL 0xFF
341#define CPLD_INT_MASK_THERM 0x80
342#define CPLD_INT_MASK_DVI_DFP 0x40
343#define CPLD_INT_MASK_QSGMII1 0x20
344#define CPLD_INT_MASK_QSGMII2 0x10
345#define CPLD_INT_MASK_SGMI1 0x08
346#define CPLD_INT_MASK_SGMI2 0x04
347#define CPLD_INT_MASK_TDMR1 0x02
348#define CPLD_INT_MASK_TDMR2 0x01
Jason Jincf8ddac2014-03-19 10:47:56 +0800349#endif
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +0530350
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530351#define CONFIG_SYS_CPLD_BASE 0xffdf0000
352#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9b444be2014-01-27 14:07:11 +0530353#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530354#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
355 | CSPR_PORT_SIZE_8 \
356 | CSPR_MSEL_GPCM \
357 | CSPR_V)
358#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
359#define CONFIG_SYS_CSOR2 0x0
360/* CPLD Timing parameters for IFC CS2 */
361#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
362 FTIM0_GPCM_TEADC(0x0e) | \
363 FTIM0_GPCM_TEAHC(0x0e))
364#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
365 FTIM1_GPCM_TRAD(0x1f))
366#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800367 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530368 FTIM2_GPCM_TWP(0x1f))
369#define CONFIG_SYS_CS2_FTIM3 0x0
370
371/* NAND Flash on IFC */
372#define CONFIG_NAND_FSL_IFC
373#define CONFIG_SYS_NAND_BASE 0xff800000
374#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
375
376#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
377#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
378 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
379 | CSPR_MSEL_NAND /* MSEL = NAND */ \
380 | CSPR_V)
381#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
382
383#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
384 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
385 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
386 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
387 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
388 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
389 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
390
391#define CONFIG_SYS_NAND_ONFI_DETECTION
392
393/* ONFI NAND Flash mode0 Timing Params */
394#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
395 FTIM0_NAND_TWP(0x18) | \
396 FTIM0_NAND_TWCHT(0x07) | \
397 FTIM0_NAND_TWH(0x0a))
398#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
399 FTIM1_NAND_TWBE(0x39) | \
400 FTIM1_NAND_TRR(0x0e) | \
401 FTIM1_NAND_TRP(0x18))
402#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
403 FTIM2_NAND_TREH(0x0a) | \
404 FTIM2_NAND_TWHRE(0x1e))
405#define CONFIG_SYS_NAND_FTIM3 0x0
406
407#define CONFIG_SYS_NAND_DDR_LAW 11
408#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
409#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530410#define CONFIG_CMD_NAND
411
412#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
413
414#if defined(CONFIG_NAND)
415#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
416#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
417#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
418#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
419#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
420#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
421#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
422#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
423#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
424#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
425#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
426#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
427#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
428#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
429#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
430#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
431#else
432#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
433#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
434#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
435#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
436#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
437#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
438#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
439#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
440#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
441#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
442#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
443#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
444#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
445#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
446#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
447#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
448#endif
449
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530450#ifdef CONFIG_SPL_BUILD
451#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
452#else
453#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
454#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530455
456#if defined(CONFIG_RAMBOOT_PBL)
457#define CONFIG_SYS_RAMBOOT
458#endif
459
Prabhakar Kushwaha9f074e62014-10-29 22:33:09 +0530460#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
461#if defined(CONFIG_NAND)
462#define CONFIG_A008044_WORKAROUND
463#endif
464#endif
465
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530466#define CONFIG_BOARD_EARLY_INIT_R
467#define CONFIG_MISC_INIT_R
468
469#define CONFIG_HWCONFIG
470
471/* define to use L1 as initial stack */
472#define CONFIG_L1_INIT_RAM
473#define CONFIG_SYS_INIT_RAM_LOCK
474#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
475#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700476#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530477/* The assembler doesn't like typecast */
478#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
479 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
480 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
481#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
482
483#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
484 GENERATED_GBL_DATA_SIZE)
485#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
486
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530487#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530488#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
489
490/* Serial Port - controlled on board with jumper J8
491 * open - index 2
492 * shorted - index 1
493 */
494#define CONFIG_CONS_INDEX 1
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530495#define CONFIG_SYS_NS16550_SERIAL
496#define CONFIG_SYS_NS16550_REG_SIZE 1
497#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
498
499#define CONFIG_SYS_BAUDRATE_TABLE \
500 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
501
502#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
503#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
504#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
505#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530506
York Sun319ed242016-11-21 11:04:34 -0800507#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
Jason Jincf8ddac2014-03-19 10:47:56 +0800508/* Video */
509#define CONFIG_FSL_DIU_FB
510
511#ifdef CONFIG_FSL_DIU_FB
512#define CONFIG_FSL_DIU_CH7301
513#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Jason Jincf8ddac2014-03-19 10:47:56 +0800514#define CONFIG_CMD_BMP
Jason Jincf8ddac2014-03-19 10:47:56 +0800515#define CONFIG_VIDEO_LOGO
516#define CONFIG_VIDEO_BMP_LOGO
517#endif
518#endif
519
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530520/* I2C */
521#define CONFIG_SYS_I2C
522#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
523#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800524#define CONFIG_SYS_FSL_I2C2_SPEED 400000
525#define CONFIG_SYS_FSL_I2C3_SPEED 400000
526#define CONFIG_SYS_FSL_I2C4_SPEED 400000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530527#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530528#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800529#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
530#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530531#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800532#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
533#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
534#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530535
536/* I2C bus multiplexer */
537#define I2C_MUX_PCA_ADDR 0x70
538#define I2C_MUX_CH_DEFAULT 0x8
539
York Sun78e56992016-11-21 11:25:26 -0800540#if defined(CONFIG_TARGET_T1042RDB_PI) || \
541 defined(CONFIG_TARGET_T1040D4RDB) || \
542 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jincf8ddac2014-03-19 10:47:56 +0800543/* LDI/DVI Encoder for display */
544#define CONFIG_SYS_I2C_LDI_ADDR 0x38
545#define CONFIG_SYS_I2C_DVI_ADDR 0x75
546
vijay raif4c39172014-03-31 11:46:34 +0530547/*
548 * RTC configuration
549 */
550#define RTC
551#define CONFIG_RTC_DS1337 1
552#define CONFIG_SYS_I2C_RTC_ADDR 0x68
553
554/*DVI encoder*/
555#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
556#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530557
558/*
559 * eSPI - Enhanced SPI
560 */
Zhiqiang Hou7172de32014-09-17 17:37:44 +0800561#define CONFIG_SPI_FLASH_BAR
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530562#define CONFIG_SF_DEFAULT_SPEED 10000000
563#define CONFIG_SF_DEFAULT_MODE 0
Priyanka Jain9b444be2014-01-27 14:07:11 +0530564#define CONFIG_ENV_SPI_BUS 0
565#define CONFIG_ENV_SPI_CS 0
566#define CONFIG_ENV_SPI_MAX_HZ 10000000
567#define CONFIG_ENV_SPI_MODE 0
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530568
569/*
570 * General PCI
571 * Memory space is mapped 1-1, but I/O space must start from 0.
572 */
573
574#ifdef CONFIG_PCI
575/* controller 1, direct to uli, tgtid 3, Base address 20000 */
576#ifdef CONFIG_PCIE1
577#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
578#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
579#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
580#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
581#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
582#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
583#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
584#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
585#endif
586
587/* controller 2, Slot 2, tgtid 2, Base address 201000 */
588#ifdef CONFIG_PCIE2
589#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
590#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
591#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
592#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
593#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
594#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
595#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
596#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
597#endif
598
599/* controller 3, Slot 1, tgtid 1, Base address 202000 */
600#ifdef CONFIG_PCIE3
601#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
602#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
603#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
604#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
605#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
606#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
607#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
608#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
609#endif
610
611/* controller 4, Base address 203000 */
612#ifdef CONFIG_PCIE4
613#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
614#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
615#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
616#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
617#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
618#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
619#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
620#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
621#endif
622
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530623#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
624#define CONFIG_DOS_PARTITION
625#endif /* CONFIG_PCI */
626
627/* SATA */
628#define CONFIG_FSL_SATA_V2
629#ifdef CONFIG_FSL_SATA_V2
630#define CONFIG_LIBATA
631#define CONFIG_FSL_SATA
632
633#define CONFIG_SYS_SATA_MAX_DEVICE 1
634#define CONFIG_SATA1
635#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
636#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
637
638#define CONFIG_LBA48
639#define CONFIG_CMD_SATA
640#define CONFIG_DOS_PARTITION
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530641#endif
642
643/*
644* USB
645*/
646#define CONFIG_HAS_FSL_DR_USB
647
648#ifdef CONFIG_HAS_FSL_DR_USB
649#define CONFIG_USB_EHCI
650
651#ifdef CONFIG_USB_EHCI
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530652#define CONFIG_USB_EHCI_FSL
653#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530654#endif
655#endif
656
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530657#ifdef CONFIG_MMC
658#define CONFIG_FSL_ESDHC
659#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530660#define CONFIG_GENERIC_MMC
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530661#define CONFIG_DOS_PARTITION
662#endif
663
664/* Qman/Bman */
665#ifndef CONFIG_NOBQFMAN
666#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500667#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530668#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
669#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
670#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500671#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
672#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
673#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
674#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
675#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
676 CONFIG_SYS_BMAN_CENA_SIZE)
677#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
678#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500679#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530680#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
681#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
682#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500683#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
684#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
685#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
686#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
687#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
688 CONFIG_SYS_QMAN_CENA_SIZE)
689#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
690#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530691
692#define CONFIG_SYS_DPAA_FMAN
693#define CONFIG_SYS_DPAA_PME
694
Zhao Qiang59ff5d32014-03-14 10:11:03 +0800695#define CONFIG_QE
696#define CONFIG_U_QE
697
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530698/* Default address of microcode for the Linux Fman driver */
699#if defined(CONFIG_SPIFLASH)
700/*
701 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
702 * env, so we got 0x110000.
703 */
704#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800705#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530706#elif defined(CONFIG_SDCARD)
707/*
708 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530709 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
710 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530711 */
712#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530713#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530714#elif defined(CONFIG_NAND)
715#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530716#define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530717#else
718#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800719#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530720#endif
721
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530722#if defined(CONFIG_SPIFLASH)
723#define CONFIG_SYS_QE_FW_ADDR 0x130000
724#elif defined(CONFIG_SDCARD)
725#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
726#elif defined(CONFIG_NAND)
727#define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
728#else
Zhao Qiang59ff5d32014-03-14 10:11:03 +0800729#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530730#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530731
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530732#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
733#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
734#endif /* CONFIG_NOBQFMAN */
735
736#ifdef CONFIG_SYS_DPAA_FMAN
737#define CONFIG_FMAN_ENET
738#define CONFIG_PHY_VITESSE
739#define CONFIG_PHY_REALTEK
740#endif
741
742#ifdef CONFIG_FMAN_ENET
York Sun01673692016-11-21 11:08:49 -0800743#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530744#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Suna0167352016-11-21 10:46:53 -0800745#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariu94af6842015-10-12 16:33:13 +0300746#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sun319ed242016-11-21 11:04:34 -0800747#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530748#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
749#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
750#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
vijay raif4c39172014-03-31 11:46:34 +0530751#endif
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530752
York Sun78e56992016-11-21 11:25:26 -0800753#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530754#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
755#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
756#else
757#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
758#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
759#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530760
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200761/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun6fcddd02016-11-18 13:31:27 -0800762#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200763#define CONFIG_VSC9953
Codrin Ciubotariu24a23de2015-07-24 16:55:28 +0300764#define CONFIG_CMD_ETHSW
York Sun6fcddd02016-11-18 13:31:27 -0800765#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200766#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
767#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530768#else
769#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
770#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
771#endif
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200772#endif
773
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530774#define CONFIG_MII /* MII PHY management */
Priyanka Jain714fd402014-01-30 11:30:04 +0530775#define CONFIG_ETHPRIME "FM1@DTSEC4"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530776#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
777#endif
778
779/*
780 * Environment
781 */
782#define CONFIG_LOADS_ECHO /* echo on for serial download */
783#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
784
785/*
786 * Command line configuration.
787 */
York Sun55ed8ae2016-11-18 13:44:00 -0800788#ifdef CONFIG_TARGET_T1042RDB_PI
vijay raif4c39172014-03-31 11:46:34 +0530789#define CONFIG_CMD_DATE
790#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530791#define CONFIG_CMD_ERRATA
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530792#define CONFIG_CMD_IRQ
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530793#define CONFIG_CMD_REGINFO
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530794
795#ifdef CONFIG_PCI
796#define CONFIG_CMD_PCI
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530797#endif
798
Ruchika Gupta737537e2014-10-15 11:35:31 +0530799/* Hash command with SHA acceleration supported in hardware */
800#ifdef CONFIG_FSL_CAAM
801#define CONFIG_CMD_HASH
802#define CONFIG_SHA_HW_ACCEL
803#endif
804
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530805/*
806 * Miscellaneous configurable options
807 */
808#define CONFIG_SYS_LONGHELP /* undef to save memory */
809#define CONFIG_CMDLINE_EDITING /* Command-line editing */
810#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
811#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530812#ifdef CONFIG_CMD_KGDB
813#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
814#else
815#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
816#endif
817#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
818#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
819#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530820
821/*
822 * For booting Linux, the board info and command line data
823 * have to be in the first 64 MB of memory, since this is
824 * the maximum mapped by the Linux kernel during initialization.
825 */
826#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
827#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
828
829#ifdef CONFIG_CMD_KGDB
830#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530831#endif
832
833/*
Prabhakar Kushwaha68b74732014-04-02 17:26:23 +0530834 * Dynamic MTD Partition support with mtdparts
835 */
836#ifndef CONFIG_SYS_NO_FLASH
837#define CONFIG_MTD_DEVICE
838#define CONFIG_MTD_PARTITIONS
839#define CONFIG_CMD_MTDPARTS
840#define CONFIG_FLASH_CFI_MTD
841#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
842 "spi0=spife110000.0"
843#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
844 "128k(dtb),96m(fs),-(user);"\
845 "fff800000.flash:2m(uboot),9m(kernel),"\
846 "128k(dtb),96m(fs),-(user);spife110000.0:" \
847 "2m(uboot),9m(kernel),128k(dtb),-(user)"
848#endif
849
850/*
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530851 * Environment Configuration
852 */
853#define CONFIG_ROOTPATH "/opt/nfsroot"
854#define CONFIG_BOOTFILE "uImage"
855#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
856
857/* default location for tftp and bootm */
858#define CONFIG_LOADADDR 1000000
859
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530860
861#define CONFIG_BAUDRATE 115200
862
863#define __USB_PHY_TYPE utmi
vijay rai363fb322014-08-19 12:46:53 +0530864#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530865
York Sun6fcddd02016-11-18 13:31:27 -0800866#ifdef CONFIG_TARGET_T1040RDB
vijay raif4c39172014-03-31 11:46:34 +0530867#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sun55ed8ae2016-11-18 13:44:00 -0800868#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai363fb322014-08-19 12:46:53 +0530869#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun01673692016-11-21 11:08:49 -0800870#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai363fb322014-08-19 12:46:53 +0530871#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Suna0167352016-11-21 10:46:53 -0800872#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530873#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sun319ed242016-11-21 11:04:34 -0800874#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530875#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay raif4c39172014-03-31 11:46:34 +0530876#endif
877
Jason Jincf8ddac2014-03-19 10:47:56 +0800878#ifdef CONFIG_FSL_DIU_FB
879#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
880#else
881#define DIU_ENVIRONMENT
882#endif
883
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530884#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9b444be2014-01-27 14:07:11 +0530885 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
886 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
887 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530888 "netdev=eth0\0" \
Jason Jincf8ddac2014-03-19 10:47:56 +0800889 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530890 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
891 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
892 "tftpflash=tftpboot $loadaddr $uboot && " \
893 "protect off $ubootaddr +$filesize && " \
894 "erase $ubootaddr +$filesize && " \
895 "cp.b $loadaddr $ubootaddr $filesize && " \
896 "protect on $ubootaddr +$filesize && " \
897 "cmp.b $loadaddr $ubootaddr $filesize\0" \
898 "consoledev=ttyS0\0" \
899 "ramdiskaddr=2000000\0" \
vijay raif4c39172014-03-31 11:46:34 +0530900 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500901 "fdtaddr=1e00000\0" \
vijay raif4c39172014-03-31 11:46:34 +0530902 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500903 "bdev=sda3\0"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530904
905#define CONFIG_LINUX \
906 "setenv bootargs root=/dev/ram rw " \
907 "console=$consoledev,$baudrate $othbootargs;" \
908 "setenv ramdiskaddr 0x02000000;" \
909 "setenv fdtaddr 0x00c00000;" \
910 "setenv loadaddr 0x1000000;" \
911 "bootm $loadaddr $ramdiskaddr $fdtaddr"
912
913#define CONFIG_HDBOOT \
914 "setenv bootargs root=/dev/$bdev rw " \
915 "console=$consoledev,$baudrate $othbootargs;" \
916 "tftp $loadaddr $bootfile;" \
917 "tftp $fdtaddr $fdtfile;" \
918 "bootm $loadaddr - $fdtaddr"
919
920#define CONFIG_NFSBOOTCOMMAND \
921 "setenv bootargs root=/dev/nfs rw " \
922 "nfsroot=$serverip:$rootpath " \
923 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
924 "console=$consoledev,$baudrate $othbootargs;" \
925 "tftp $loadaddr $bootfile;" \
926 "tftp $fdtaddr $fdtfile;" \
927 "bootm $loadaddr - $fdtaddr"
928
929#define CONFIG_RAMBOOTCOMMAND \
930 "setenv bootargs root=/dev/ram rw " \
931 "console=$consoledev,$baudrate $othbootargs;" \
932 "tftp $ramdiskaddr $ramdiskfile;" \
933 "tftp $loadaddr $bootfile;" \
934 "tftp $fdtaddr $fdtfile;" \
935 "bootm $loadaddr $ramdiskaddr $fdtaddr"
936
937#define CONFIG_BOOTCOMMAND CONFIG_LINUX
938
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530939#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530940
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530941#endif /* __CONFIG_H */