blob: ed568f3377041aba434b81a5b5fb7de809bc6914 [file] [log] [blame]
Priyanka Jain062ef1a2013-10-18 17:19:06 +05301/*
vijay raif4c39172014-03-31 11:46:34 +05302+ * Copyright 2014 Freescale Semiconductor, Inc.
3+ *
4+ * SPDX-License-Identifier: GPL-2.0+
5+ */
Priyanka Jain062ef1a2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
10/*
vijay raif4c39172014-03-31 11:46:34 +053011 * T104x RDB board configuration file
Priyanka Jain062ef1a2013-10-18 17:19:06 +053012 */
Prabhakar Kushwaha9f074e62014-10-29 22:33:09 +053013#define CONFIG_E500 /* BOOKE e500 family */
14#include <asm/config_mpc85xx.h>
15
Priyanka Jain062ef1a2013-10-18 17:19:06 +053016#ifdef CONFIG_RAMBOOT_PBL
Sumit Gargaa36c842016-07-14 12:27:52 -040017
18#ifndef CONFIG_SECURE_BOOT
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053019#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
Sumit Gargaa36c842016-07-14 12:27:52 -040020#else
21#define CONFIG_SYS_FSL_PBL_PBI \
22 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
23#endif
24
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053025#define CONFIG_SPL_FLUSH_IMAGE
26#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053027#define CONFIG_FSL_LAW /* Use common FSL init code */
Tang Yuantiance249d92014-07-23 17:27:53 +080028#define CONFIG_SYS_TEXT_BASE 0x30001000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053029#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
30#define CONFIG_SPL_PAD_TO 0x40000
31#define CONFIG_SPL_MAX_SIZE 0x28000
32#ifdef CONFIG_SPL_BUILD
33#define CONFIG_SPL_SKIP_RELOCATE
34#define CONFIG_SPL_COMMON_INIT_DDR
35#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
36#define CONFIG_SYS_NO_FLASH
37#endif
38#define RESET_VECTOR_OFFSET 0x27FFC
39#define BOOT_PAGE_OFFSET 0x27000
40
41#ifdef CONFIG_NAND
Sumit Gargaa36c842016-07-14 12:27:52 -040042#ifdef CONFIG_SECURE_BOOT
43#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
44/*
45 * HDR would be appended at end of image and copied to DDR along
46 * with U-Boot image.
47 */
48#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
49 CONFIG_U_BOOT_HDR_SIZE)
50#else
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053051#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargaa36c842016-07-14 12:27:52 -040052#endif
Tang Yuantiance249d92014-07-23 17:27:53 +080053#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
54#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053055#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
56#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
York Sun6fcddd02016-11-18 13:31:27 -080057#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080058#define CONFIG_SYS_FSL_PBL_RCW \
59$(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
60#endif
York Sun55ed8ae2016-11-18 13:44:00 -080061#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +080062#define CONFIG_SYS_FSL_PBL_RCW \
63$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
64#endif
York Sun01673692016-11-21 11:08:49 -080065#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080066#define CONFIG_SYS_FSL_PBL_RCW \
67$(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
68#endif
York Suna0167352016-11-21 10:46:53 -080069#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080070#define CONFIG_SYS_FSL_PBL_RCW \
71$(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
72#endif
York Sun319ed242016-11-21 11:04:34 -080073#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080074#define CONFIG_SYS_FSL_PBL_RCW \
75$(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
76#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053077#define CONFIG_SPL_NAND_BOOT
78#endif
79
80#ifdef CONFIG_SPIFLASH
Tang Yuantiance249d92014-07-23 17:27:53 +080081#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053082#define CONFIG_SPL_SPI_FLASH_MINIMAL
83#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantiance249d92014-07-23 17:27:53 +080084#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
85#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053086#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
87#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
88#ifndef CONFIG_SPL_BUILD
89#define CONFIG_SYS_MPC85XX_NO_RESETVEC
90#endif
York Sun6fcddd02016-11-18 13:31:27 -080091#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080092#define CONFIG_SYS_FSL_PBL_RCW \
93$(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
94#endif
York Sun55ed8ae2016-11-18 13:44:00 -080095#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +080096#define CONFIG_SYS_FSL_PBL_RCW \
97$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
98#endif
York Sun01673692016-11-21 11:08:49 -080099#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800100#define CONFIG_SYS_FSL_PBL_RCW \
101$(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
102#endif
York Suna0167352016-11-21 10:46:53 -0800103#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800104#define CONFIG_SYS_FSL_PBL_RCW \
105$(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
106#endif
York Sun319ed242016-11-21 11:04:34 -0800107#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800108#define CONFIG_SYS_FSL_PBL_RCW \
109$(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
110#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530111#define CONFIG_SPL_SPI_BOOT
112#endif
113
114#ifdef CONFIG_SDCARD
Tang Yuantiance249d92014-07-23 17:27:53 +0800115#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530116#define CONFIG_SPL_MMC_MINIMAL
117#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantiance249d92014-07-23 17:27:53 +0800118#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
119#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530120#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
121#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
122#ifndef CONFIG_SPL_BUILD
123#define CONFIG_SYS_MPC85XX_NO_RESETVEC
124#endif
York Sun6fcddd02016-11-18 13:31:27 -0800125#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800126#define CONFIG_SYS_FSL_PBL_RCW \
127$(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
128#endif
York Sun55ed8ae2016-11-18 13:44:00 -0800129#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +0800130#define CONFIG_SYS_FSL_PBL_RCW \
131$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
132#endif
York Sun01673692016-11-21 11:08:49 -0800133#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800134#define CONFIG_SYS_FSL_PBL_RCW \
135$(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
136#endif
York Suna0167352016-11-21 10:46:53 -0800137#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800138#define CONFIG_SYS_FSL_PBL_RCW \
139$(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
140#endif
York Sun319ed242016-11-21 11:04:34 -0800141#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800142#define CONFIG_SYS_FSL_PBL_RCW \
143$(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
144#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530145#define CONFIG_SPL_MMC_BOOT
146#endif
147
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530148#endif
149
150/* High Level Configuration Options */
151#define CONFIG_BOOKE
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530152#define CONFIG_E500MC /* BOOKE e500mc family */
153#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530154#define CONFIG_MP /* support multiple processors */
155
Tang Yuantian5303a3d2014-04-17 15:33:45 +0800156/* support deep sleep */
157#define CONFIG_DEEP_SLEEP
Tang Yuantian00233522014-11-21 11:17:16 +0800158#if defined(CONFIG_DEEP_SLEEP)
159#define CONFIG_BOARD_EARLY_INIT_F
Tang Yuantian00233522014-11-21 11:17:16 +0800160#endif
Tang Yuantian5303a3d2014-04-17 15:33:45 +0800161
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530162#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530163#define CONFIG_SYS_TEXT_BASE 0xeff40000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530164#endif
165
166#ifndef CONFIG_RESET_VECTOR_ADDRESS
167#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
168#endif
169
170#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
171#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
172#define CONFIG_FSL_IFC /* Enable IFC Support */
Ruchika Gupta737537e2014-10-15 11:35:31 +0530173#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530174#define CONFIG_PCI_INDIRECT_BRIDGE
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400175#define CONFIG_PCIE1 /* PCIE controller 1 */
176#define CONFIG_PCIE2 /* PCIE controller 2 */
177#define CONFIG_PCIE3 /* PCIE controller 3 */
178#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530179
180#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
181#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
182
183#define CONFIG_FSL_LAW /* Use common FSL init code */
184
185#define CONFIG_ENV_OVERWRITE
186
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530187#ifndef CONFIG_SYS_NO_FLASH
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530188#define CONFIG_FLASH_CFI_DRIVER
189#define CONFIG_SYS_FLASH_CFI
190#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
191#endif
192
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530193#if defined(CONFIG_SPIFLASH)
194#define CONFIG_SYS_EXTRA_ENV_RELOC
195#define CONFIG_ENV_IS_IN_SPI_FLASH
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530196#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
197#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
198#define CONFIG_ENV_SECT_SIZE 0x10000
199#elif defined(CONFIG_SDCARD)
200#define CONFIG_SYS_EXTRA_ENV_RELOC
201#define CONFIG_ENV_IS_IN_MMC
202#define CONFIG_SYS_MMC_ENV_DEV 0
203#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530204#define CONFIG_ENV_OFFSET (512 * 0x800)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530205#elif defined(CONFIG_NAND)
Sumit Gargaa36c842016-07-14 12:27:52 -0400206#ifdef CONFIG_SECURE_BOOT
207#define CONFIG_RAMBOOT_NAND
208#define CONFIG_BOOTSCRIPT_COPY_RAM
209#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530210#define CONFIG_SYS_EXTRA_ENV_RELOC
211#define CONFIG_ENV_IS_IN_NAND
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530212#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530213#define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530214#else
215#define CONFIG_ENV_IS_IN_FLASH
216#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
217#define CONFIG_ENV_SIZE 0x2000
218#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
219#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530220
221#define CONFIG_SYS_CLK_FREQ 100000000
222#define CONFIG_DDR_CLK_FREQ 66666666
223
224/*
225 * These can be toggled for performance analysis, otherwise use default.
226 */
227#define CONFIG_SYS_CACHE_STASHING
228#define CONFIG_BACKSIDE_L2_CACHE
229#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
230#define CONFIG_BTB /* toggle branch predition */
231#define CONFIG_DDR_ECC
232#ifdef CONFIG_DDR_ECC
233#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
234#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
235#endif
236
237#define CONFIG_ENABLE_36BIT_PHYS
238
239#define CONFIG_ADDR_MAP
240#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
241
242#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
243#define CONFIG_SYS_MEMTEST_END 0x00400000
244#define CONFIG_SYS_ALT_MEMTEST
245#define CONFIG_PANIC_HANG /* do not reset board on panic */
246
247/*
248 * Config the L3 Cache as L3 SRAM
249 */
250#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargaa36c842016-07-14 12:27:52 -0400251/*
252 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
253 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
254 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
255 */
256#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530257#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargaa36c842016-07-14 12:27:52 -0400258#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530259#ifdef CONFIG_RAMBOOT_PBL
260#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
261#endif
262#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
263#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
264#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
265#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530266
267#define CONFIG_SYS_DCSRBAR 0xf0000000
268#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
269
270/*
271 * DDR Setup
272 */
273#define CONFIG_VERY_BIG_RAM
274#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
275#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
276
277/* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
278#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain96ac18c2014-02-26 09:38:37 +0530279#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530280
281#define CONFIG_DDR_SPD
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530282#ifndef CONFIG_SYS_FSL_DDR4
York Sun5614e712013-09-30 09:22:09 -0700283#define CONFIG_SYS_FSL_DDR3
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530284#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530285
286#define CONFIG_SYS_SPD_BUS_NUM 0
287#define SPD_EEPROM_ADDRESS 0x51
288
289#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
290
291/*
292 * IFC Definitions
293 */
294#define CONFIG_SYS_FLASH_BASE 0xe8000000
295#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
296
297#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
298#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
299 CSPR_PORT_SIZE_16 | \
300 CSPR_MSEL_NOR | \
301 CSPR_V)
302#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh377ffcf2014-06-05 18:49:57 +0530303
304/*
305 * TDM Definition
306 */
307#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
308
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530309/* NOR Flash Timing Params */
310#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
311#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
312 FTIM0_NOR_TEADC(0x5) | \
313 FTIM0_NOR_TEAHC(0x5))
314#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
315 FTIM1_NOR_TRAD_NOR(0x1A) |\
316 FTIM1_NOR_TSEQRAD_NOR(0x13))
317#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
318 FTIM2_NOR_TCH(0x4) | \
319 FTIM2_NOR_TWPH(0x0E) | \
320 FTIM2_NOR_TWP(0x1c))
321#define CONFIG_SYS_NOR_FTIM3 0x0
322
323#define CONFIG_SYS_FLASH_QUIET_TEST
324#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
325
326#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
327#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
328#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
329#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
330
331#define CONFIG_SYS_FLASH_EMPTY_INFO
332#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
333
334/* CPLD on IFC */
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +0530335#define CPLD_LBMAP_MASK 0x3F
336#define CPLD_BANK_SEL_MASK 0x07
337#define CPLD_BANK_OVERRIDE 0x40
338#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
339#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
340#define CPLD_LBMAP_RESET 0xFF
341#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530342
York Sun55ed8ae2016-11-18 13:44:00 -0800343#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jincf8ddac2014-03-19 10:47:56 +0800344#define CPLD_DIU_SEL_DFP 0x80
York Sun319ed242016-11-21 11:04:34 -0800345#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530346#define CPLD_DIU_SEL_DFP 0xc0
347#endif
348
York Suna0167352016-11-21 10:46:53 -0800349#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530350#define CPLD_INT_MASK_ALL 0xFF
351#define CPLD_INT_MASK_THERM 0x80
352#define CPLD_INT_MASK_DVI_DFP 0x40
353#define CPLD_INT_MASK_QSGMII1 0x20
354#define CPLD_INT_MASK_QSGMII2 0x10
355#define CPLD_INT_MASK_SGMI1 0x08
356#define CPLD_INT_MASK_SGMI2 0x04
357#define CPLD_INT_MASK_TDMR1 0x02
358#define CPLD_INT_MASK_TDMR2 0x01
Jason Jincf8ddac2014-03-19 10:47:56 +0800359#endif
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +0530360
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530361#define CONFIG_SYS_CPLD_BASE 0xffdf0000
362#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9b444be2014-01-27 14:07:11 +0530363#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530364#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
365 | CSPR_PORT_SIZE_8 \
366 | CSPR_MSEL_GPCM \
367 | CSPR_V)
368#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
369#define CONFIG_SYS_CSOR2 0x0
370/* CPLD Timing parameters for IFC CS2 */
371#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
372 FTIM0_GPCM_TEADC(0x0e) | \
373 FTIM0_GPCM_TEAHC(0x0e))
374#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
375 FTIM1_GPCM_TRAD(0x1f))
376#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800377 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530378 FTIM2_GPCM_TWP(0x1f))
379#define CONFIG_SYS_CS2_FTIM3 0x0
380
381/* NAND Flash on IFC */
382#define CONFIG_NAND_FSL_IFC
383#define CONFIG_SYS_NAND_BASE 0xff800000
384#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
385
386#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
387#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
388 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
389 | CSPR_MSEL_NAND /* MSEL = NAND */ \
390 | CSPR_V)
391#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
392
393#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
394 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
395 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
396 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
397 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
398 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
399 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
400
401#define CONFIG_SYS_NAND_ONFI_DETECTION
402
403/* ONFI NAND Flash mode0 Timing Params */
404#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
405 FTIM0_NAND_TWP(0x18) | \
406 FTIM0_NAND_TWCHT(0x07) | \
407 FTIM0_NAND_TWH(0x0a))
408#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
409 FTIM1_NAND_TWBE(0x39) | \
410 FTIM1_NAND_TRR(0x0e) | \
411 FTIM1_NAND_TRP(0x18))
412#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
413 FTIM2_NAND_TREH(0x0a) | \
414 FTIM2_NAND_TWHRE(0x1e))
415#define CONFIG_SYS_NAND_FTIM3 0x0
416
417#define CONFIG_SYS_NAND_DDR_LAW 11
418#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
419#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530420#define CONFIG_CMD_NAND
421
422#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
423
424#if defined(CONFIG_NAND)
425#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
426#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
427#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
428#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
429#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
430#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
431#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
432#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
433#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
434#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
435#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
436#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
437#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
438#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
439#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
440#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
441#else
442#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
443#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
444#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
445#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
446#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
447#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
448#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
449#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
450#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
451#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
452#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
453#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
454#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
455#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
456#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
457#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
458#endif
459
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530460#ifdef CONFIG_SPL_BUILD
461#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
462#else
463#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
464#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530465
466#if defined(CONFIG_RAMBOOT_PBL)
467#define CONFIG_SYS_RAMBOOT
468#endif
469
Prabhakar Kushwaha9f074e62014-10-29 22:33:09 +0530470#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
471#if defined(CONFIG_NAND)
472#define CONFIG_A008044_WORKAROUND
473#endif
474#endif
475
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530476#define CONFIG_BOARD_EARLY_INIT_R
477#define CONFIG_MISC_INIT_R
478
479#define CONFIG_HWCONFIG
480
481/* define to use L1 as initial stack */
482#define CONFIG_L1_INIT_RAM
483#define CONFIG_SYS_INIT_RAM_LOCK
484#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
485#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700486#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530487/* The assembler doesn't like typecast */
488#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
489 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
490 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
491#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
492
493#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
494 GENERATED_GBL_DATA_SIZE)
495#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
496
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530497#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530498#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
499
500/* Serial Port - controlled on board with jumper J8
501 * open - index 2
502 * shorted - index 1
503 */
504#define CONFIG_CONS_INDEX 1
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530505#define CONFIG_SYS_NS16550_SERIAL
506#define CONFIG_SYS_NS16550_REG_SIZE 1
507#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
508
509#define CONFIG_SYS_BAUDRATE_TABLE \
510 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
511
512#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
513#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
514#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
515#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530516
York Sun319ed242016-11-21 11:04:34 -0800517#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
Jason Jincf8ddac2014-03-19 10:47:56 +0800518/* Video */
519#define CONFIG_FSL_DIU_FB
520
521#ifdef CONFIG_FSL_DIU_FB
522#define CONFIG_FSL_DIU_CH7301
523#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Jason Jincf8ddac2014-03-19 10:47:56 +0800524#define CONFIG_CMD_BMP
Jason Jincf8ddac2014-03-19 10:47:56 +0800525#define CONFIG_VIDEO_LOGO
526#define CONFIG_VIDEO_BMP_LOGO
527#endif
528#endif
529
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530530/* I2C */
531#define CONFIG_SYS_I2C
532#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
533#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800534#define CONFIG_SYS_FSL_I2C2_SPEED 400000
535#define CONFIG_SYS_FSL_I2C3_SPEED 400000
536#define CONFIG_SYS_FSL_I2C4_SPEED 400000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530537#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530538#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800539#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
540#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530541#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800542#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
543#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
544#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530545
546/* I2C bus multiplexer */
547#define I2C_MUX_PCA_ADDR 0x70
548#define I2C_MUX_CH_DEFAULT 0x8
549
York Sun78e56992016-11-21 11:25:26 -0800550#if defined(CONFIG_TARGET_T1042RDB_PI) || \
551 defined(CONFIG_TARGET_T1040D4RDB) || \
552 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jincf8ddac2014-03-19 10:47:56 +0800553/* LDI/DVI Encoder for display */
554#define CONFIG_SYS_I2C_LDI_ADDR 0x38
555#define CONFIG_SYS_I2C_DVI_ADDR 0x75
556
vijay raif4c39172014-03-31 11:46:34 +0530557/*
558 * RTC configuration
559 */
560#define RTC
561#define CONFIG_RTC_DS1337 1
562#define CONFIG_SYS_I2C_RTC_ADDR 0x68
563
564/*DVI encoder*/
565#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
566#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530567
568/*
569 * eSPI - Enhanced SPI
570 */
Zhiqiang Hou7172de32014-09-17 17:37:44 +0800571#define CONFIG_SPI_FLASH_BAR
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530572#define CONFIG_SF_DEFAULT_SPEED 10000000
573#define CONFIG_SF_DEFAULT_MODE 0
Priyanka Jain9b444be2014-01-27 14:07:11 +0530574#define CONFIG_ENV_SPI_BUS 0
575#define CONFIG_ENV_SPI_CS 0
576#define CONFIG_ENV_SPI_MAX_HZ 10000000
577#define CONFIG_ENV_SPI_MODE 0
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530578
579/*
580 * General PCI
581 * Memory space is mapped 1-1, but I/O space must start from 0.
582 */
583
584#ifdef CONFIG_PCI
585/* controller 1, direct to uli, tgtid 3, Base address 20000 */
586#ifdef CONFIG_PCIE1
587#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
588#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
589#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
590#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
591#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
592#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
593#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
594#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
595#endif
596
597/* controller 2, Slot 2, tgtid 2, Base address 201000 */
598#ifdef CONFIG_PCIE2
599#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
600#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
601#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
602#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
603#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
604#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
605#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
606#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
607#endif
608
609/* controller 3, Slot 1, tgtid 1, Base address 202000 */
610#ifdef CONFIG_PCIE3
611#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
612#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
613#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
614#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
615#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
616#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
617#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
618#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
619#endif
620
621/* controller 4, Base address 203000 */
622#ifdef CONFIG_PCIE4
623#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
624#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
625#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
626#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
627#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
628#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
629#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
630#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
631#endif
632
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530633#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
634#define CONFIG_DOS_PARTITION
635#endif /* CONFIG_PCI */
636
637/* SATA */
638#define CONFIG_FSL_SATA_V2
639#ifdef CONFIG_FSL_SATA_V2
640#define CONFIG_LIBATA
641#define CONFIG_FSL_SATA
642
643#define CONFIG_SYS_SATA_MAX_DEVICE 1
644#define CONFIG_SATA1
645#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
646#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
647
648#define CONFIG_LBA48
649#define CONFIG_CMD_SATA
650#define CONFIG_DOS_PARTITION
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530651#endif
652
653/*
654* USB
655*/
656#define CONFIG_HAS_FSL_DR_USB
657
658#ifdef CONFIG_HAS_FSL_DR_USB
659#define CONFIG_USB_EHCI
660
661#ifdef CONFIG_USB_EHCI
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530662#define CONFIG_USB_EHCI_FSL
663#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530664#endif
665#endif
666
667#define CONFIG_MMC
668
669#ifdef CONFIG_MMC
670#define CONFIG_FSL_ESDHC
671#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530672#define CONFIG_GENERIC_MMC
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530673#define CONFIG_DOS_PARTITION
674#endif
675
676/* Qman/Bman */
677#ifndef CONFIG_NOBQFMAN
678#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500679#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530680#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
681#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
682#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500683#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
684#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
685#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
686#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
687#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
688 CONFIG_SYS_BMAN_CENA_SIZE)
689#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
690#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500691#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530692#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
693#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
694#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500695#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
696#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
697#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
698#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
699#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
700 CONFIG_SYS_QMAN_CENA_SIZE)
701#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
702#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530703
704#define CONFIG_SYS_DPAA_FMAN
705#define CONFIG_SYS_DPAA_PME
706
Zhao Qiang59ff5d32014-03-14 10:11:03 +0800707#define CONFIG_QE
708#define CONFIG_U_QE
709
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530710/* Default address of microcode for the Linux Fman driver */
711#if defined(CONFIG_SPIFLASH)
712/*
713 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
714 * env, so we got 0x110000.
715 */
716#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800717#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530718#elif defined(CONFIG_SDCARD)
719/*
720 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530721 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
722 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530723 */
724#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530725#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530726#elif defined(CONFIG_NAND)
727#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530728#define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530729#else
730#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800731#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530732#endif
733
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530734#if defined(CONFIG_SPIFLASH)
735#define CONFIG_SYS_QE_FW_ADDR 0x130000
736#elif defined(CONFIG_SDCARD)
737#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
738#elif defined(CONFIG_NAND)
739#define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
740#else
Zhao Qiang59ff5d32014-03-14 10:11:03 +0800741#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530742#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530743
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530744#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
745#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
746#endif /* CONFIG_NOBQFMAN */
747
748#ifdef CONFIG_SYS_DPAA_FMAN
749#define CONFIG_FMAN_ENET
750#define CONFIG_PHY_VITESSE
751#define CONFIG_PHY_REALTEK
752#endif
753
754#ifdef CONFIG_FMAN_ENET
York Sun01673692016-11-21 11:08:49 -0800755#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530756#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Suna0167352016-11-21 10:46:53 -0800757#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariu94af6842015-10-12 16:33:13 +0300758#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sun319ed242016-11-21 11:04:34 -0800759#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530760#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
761#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
762#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
vijay raif4c39172014-03-31 11:46:34 +0530763#endif
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530764
York Sun78e56992016-11-21 11:25:26 -0800765#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530766#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
767#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
768#else
769#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
770#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
771#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530772
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200773/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun6fcddd02016-11-18 13:31:27 -0800774#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200775#define CONFIG_VSC9953
Codrin Ciubotariu24a23de2015-07-24 16:55:28 +0300776#define CONFIG_CMD_ETHSW
York Sun6fcddd02016-11-18 13:31:27 -0800777#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200778#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
779#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530780#else
781#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
782#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
783#endif
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200784#endif
785
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530786#define CONFIG_MII /* MII PHY management */
Priyanka Jain714fd402014-01-30 11:30:04 +0530787#define CONFIG_ETHPRIME "FM1@DTSEC4"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530788#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
789#endif
790
791/*
792 * Environment
793 */
794#define CONFIG_LOADS_ECHO /* echo on for serial download */
795#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
796
797/*
798 * Command line configuration.
799 */
York Sun55ed8ae2016-11-18 13:44:00 -0800800#ifdef CONFIG_TARGET_T1042RDB_PI
vijay raif4c39172014-03-31 11:46:34 +0530801#define CONFIG_CMD_DATE
802#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530803#define CONFIG_CMD_ERRATA
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530804#define CONFIG_CMD_IRQ
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530805#define CONFIG_CMD_REGINFO
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530806
807#ifdef CONFIG_PCI
808#define CONFIG_CMD_PCI
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530809#endif
810
Ruchika Gupta737537e2014-10-15 11:35:31 +0530811/* Hash command with SHA acceleration supported in hardware */
812#ifdef CONFIG_FSL_CAAM
813#define CONFIG_CMD_HASH
814#define CONFIG_SHA_HW_ACCEL
815#endif
816
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530817/*
818 * Miscellaneous configurable options
819 */
820#define CONFIG_SYS_LONGHELP /* undef to save memory */
821#define CONFIG_CMDLINE_EDITING /* Command-line editing */
822#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
823#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530824#ifdef CONFIG_CMD_KGDB
825#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
826#else
827#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
828#endif
829#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
830#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
831#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530832
833/*
834 * For booting Linux, the board info and command line data
835 * have to be in the first 64 MB of memory, since this is
836 * the maximum mapped by the Linux kernel during initialization.
837 */
838#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
839#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
840
841#ifdef CONFIG_CMD_KGDB
842#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530843#endif
844
845/*
Prabhakar Kushwaha68b74732014-04-02 17:26:23 +0530846 * Dynamic MTD Partition support with mtdparts
847 */
848#ifndef CONFIG_SYS_NO_FLASH
849#define CONFIG_MTD_DEVICE
850#define CONFIG_MTD_PARTITIONS
851#define CONFIG_CMD_MTDPARTS
852#define CONFIG_FLASH_CFI_MTD
853#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
854 "spi0=spife110000.0"
855#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
856 "128k(dtb),96m(fs),-(user);"\
857 "fff800000.flash:2m(uboot),9m(kernel),"\
858 "128k(dtb),96m(fs),-(user);spife110000.0:" \
859 "2m(uboot),9m(kernel),128k(dtb),-(user)"
860#endif
861
862/*
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530863 * Environment Configuration
864 */
865#define CONFIG_ROOTPATH "/opt/nfsroot"
866#define CONFIG_BOOTFILE "uImage"
867#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
868
869/* default location for tftp and bootm */
870#define CONFIG_LOADADDR 1000000
871
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530872
873#define CONFIG_BAUDRATE 115200
874
875#define __USB_PHY_TYPE utmi
vijay rai363fb322014-08-19 12:46:53 +0530876#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530877
York Sun6fcddd02016-11-18 13:31:27 -0800878#ifdef CONFIG_TARGET_T1040RDB
vijay raif4c39172014-03-31 11:46:34 +0530879#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sun55ed8ae2016-11-18 13:44:00 -0800880#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai363fb322014-08-19 12:46:53 +0530881#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun01673692016-11-21 11:08:49 -0800882#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai363fb322014-08-19 12:46:53 +0530883#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Suna0167352016-11-21 10:46:53 -0800884#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530885#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sun319ed242016-11-21 11:04:34 -0800886#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530887#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay raif4c39172014-03-31 11:46:34 +0530888#endif
889
Jason Jincf8ddac2014-03-19 10:47:56 +0800890#ifdef CONFIG_FSL_DIU_FB
891#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
892#else
893#define DIU_ENVIRONMENT
894#endif
895
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530896#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9b444be2014-01-27 14:07:11 +0530897 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
898 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
899 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530900 "netdev=eth0\0" \
Jason Jincf8ddac2014-03-19 10:47:56 +0800901 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530902 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
903 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
904 "tftpflash=tftpboot $loadaddr $uboot && " \
905 "protect off $ubootaddr +$filesize && " \
906 "erase $ubootaddr +$filesize && " \
907 "cp.b $loadaddr $ubootaddr $filesize && " \
908 "protect on $ubootaddr +$filesize && " \
909 "cmp.b $loadaddr $ubootaddr $filesize\0" \
910 "consoledev=ttyS0\0" \
911 "ramdiskaddr=2000000\0" \
vijay raif4c39172014-03-31 11:46:34 +0530912 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500913 "fdtaddr=1e00000\0" \
vijay raif4c39172014-03-31 11:46:34 +0530914 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500915 "bdev=sda3\0"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530916
917#define CONFIG_LINUX \
918 "setenv bootargs root=/dev/ram rw " \
919 "console=$consoledev,$baudrate $othbootargs;" \
920 "setenv ramdiskaddr 0x02000000;" \
921 "setenv fdtaddr 0x00c00000;" \
922 "setenv loadaddr 0x1000000;" \
923 "bootm $loadaddr $ramdiskaddr $fdtaddr"
924
925#define CONFIG_HDBOOT \
926 "setenv bootargs root=/dev/$bdev rw " \
927 "console=$consoledev,$baudrate $othbootargs;" \
928 "tftp $loadaddr $bootfile;" \
929 "tftp $fdtaddr $fdtfile;" \
930 "bootm $loadaddr - $fdtaddr"
931
932#define CONFIG_NFSBOOTCOMMAND \
933 "setenv bootargs root=/dev/nfs rw " \
934 "nfsroot=$serverip:$rootpath " \
935 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
936 "console=$consoledev,$baudrate $othbootargs;" \
937 "tftp $loadaddr $bootfile;" \
938 "tftp $fdtaddr $fdtfile;" \
939 "bootm $loadaddr - $fdtaddr"
940
941#define CONFIG_RAMBOOTCOMMAND \
942 "setenv bootargs root=/dev/ram rw " \
943 "console=$consoledev,$baudrate $othbootargs;" \
944 "tftp $ramdiskaddr $ramdiskfile;" \
945 "tftp $loadaddr $bootfile;" \
946 "tftp $fdtaddr $fdtfile;" \
947 "bootm $loadaddr $ramdiskaddr $fdtaddr"
948
949#define CONFIG_BOOTCOMMAND CONFIG_LINUX
950
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530951#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530952
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530953#endif /* __CONFIG_H */