Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) EETS GmbH, 2017, Felix Brack <f.brack@eets.ch> |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 4 | * Copyright (C) 2021 Dario Binacchi <dariobin@libero.it> |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
Simon Glass | 9d92245 | 2017-05-17 17:18:03 -0600 | [diff] [blame] | 8 | #include <dm.h> |
Simon Glass | 336d461 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 9 | #include <dm/device_compat.h> |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 10 | #include <dm/devres.h> |
Bharat Gooty | 62f86c6 | 2021-08-24 15:46:31 +0530 | [diff] [blame] | 11 | #include <dm/of_access.h> |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 12 | #include <dm/pinctrl.h> |
Masahiro Yamada | b08c8c4 | 2018-03-05 01:20:11 +0900 | [diff] [blame] | 13 | #include <linux/libfdt.h> |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 14 | #include <linux/list.h> |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 15 | #include <asm/io.h> |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 16 | #include <sort.h> |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 17 | |
Dario Binacchi | 4ace4fa | 2021-04-11 09:39:39 +0200 | [diff] [blame] | 18 | /** |
| 19 | * struct single_pdata - platform data |
| 20 | * @base: first configuration register |
| 21 | * @offset: index of last configuration register |
| 22 | * @mask: configuration-value mask bits |
| 23 | * @width: configuration register bit width |
| 24 | * @bits_per_mux: true if one register controls more than one pin |
| 25 | */ |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 26 | struct single_pdata { |
Dario Binacchi | 4ace4fa | 2021-04-11 09:39:39 +0200 | [diff] [blame] | 27 | fdt_addr_t base; |
| 28 | int offset; |
| 29 | u32 mask; |
Dario Binacchi | 971c64a | 2021-04-11 09:39:44 +0200 | [diff] [blame] | 30 | u32 width; |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 31 | u32 args_count; |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 32 | bool bits_per_mux; |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 33 | }; |
| 34 | |
Dario Binacchi | 4ace4fa | 2021-04-11 09:39:39 +0200 | [diff] [blame] | 35 | /** |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 36 | * struct single_func - pinctrl function |
| 37 | * @node: list node |
| 38 | * @name: pinctrl function name |
| 39 | * @npins: number of entries in pins array |
| 40 | * @pins: pins array |
| 41 | */ |
| 42 | struct single_func { |
| 43 | struct list_head node; |
| 44 | const char *name; |
| 45 | unsigned int npins; |
| 46 | unsigned int *pins; |
| 47 | }; |
| 48 | |
| 49 | /** |
Bharat Gooty | 62f86c6 | 2021-08-24 15:46:31 +0530 | [diff] [blame] | 50 | * struct single_gpiofunc_range - pin ranges with same mux value of gpio fun |
| 51 | * @offset: offset base of pins |
| 52 | * @npins: number pins with the same mux value of gpio function |
| 53 | * @gpiofunc: mux value of gpio function |
| 54 | * @node: list node |
| 55 | */ |
| 56 | struct single_gpiofunc_range { |
| 57 | u32 offset; |
| 58 | u32 npins; |
| 59 | u32 gpiofunc; |
| 60 | struct list_head node; |
| 61 | }; |
| 62 | |
| 63 | /** |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 64 | * struct single_priv - private data |
| 65 | * @bits_per_pin: number of bits per pin |
| 66 | * @npins: number of selectable pins |
Dario Binacchi | 0b12162 | 2021-04-11 09:39:48 +0200 | [diff] [blame] | 67 | * @pin_name: temporary buffer to store the pin name |
Bharat Gooty | 62f86c6 | 2021-08-24 15:46:31 +0530 | [diff] [blame] | 68 | * @functions: list pin functions |
| 69 | * @gpiofuncs: list gpio functions |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 70 | */ |
| 71 | struct single_priv { |
Dario Binacchi | 5532262 | 2021-04-11 09:39:50 +0200 | [diff] [blame] | 72 | #if (IS_ENABLED(CONFIG_SANDBOX)) |
| 73 | u32 *sandbox_regs; |
| 74 | #endif |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 75 | unsigned int bits_per_pin; |
| 76 | unsigned int npins; |
Dario Binacchi | 0b12162 | 2021-04-11 09:39:48 +0200 | [diff] [blame] | 77 | char pin_name[PINNAME_SIZE]; |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 78 | struct list_head functions; |
Bharat Gooty | 62f86c6 | 2021-08-24 15:46:31 +0530 | [diff] [blame] | 79 | struct list_head gpiofuncs; |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 80 | }; |
| 81 | |
| 82 | /** |
Dario Binacchi | 4ace4fa | 2021-04-11 09:39:39 +0200 | [diff] [blame] | 83 | * struct single_fdt_bits_cfg - pin configuration |
| 84 | * |
| 85 | * This structure is used for the pin configuration parameters in case |
| 86 | * the register controls more than one pin. |
| 87 | * |
| 88 | * @reg: configuration register offset |
| 89 | * @val: configuration register value |
| 90 | * @mask: configuration register mask |
| 91 | */ |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 92 | struct single_fdt_bits_cfg { |
Dario Binacchi | 4ace4fa | 2021-04-11 09:39:39 +0200 | [diff] [blame] | 93 | fdt32_t reg; |
| 94 | fdt32_t val; |
| 95 | fdt32_t mask; |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 96 | }; |
| 97 | |
Dario Binacchi | 5532262 | 2021-04-11 09:39:50 +0200 | [diff] [blame] | 98 | #if (!IS_ENABLED(CONFIG_SANDBOX)) |
| 99 | |
Dario Binacchi | 180531f | 2021-04-11 09:39:46 +0200 | [diff] [blame] | 100 | static unsigned int single_read(struct udevice *dev, fdt_addr_t reg) |
| 101 | { |
| 102 | struct single_pdata *pdata = dev_get_plat(dev); |
| 103 | |
| 104 | switch (pdata->width) { |
| 105 | case 8: |
| 106 | return readb(reg); |
| 107 | case 16: |
| 108 | return readw(reg); |
| 109 | default: /* 32 bits */ |
| 110 | return readl(reg); |
| 111 | } |
| 112 | |
| 113 | return readb(reg); |
| 114 | } |
| 115 | |
| 116 | static void single_write(struct udevice *dev, unsigned int val, fdt_addr_t reg) |
| 117 | { |
| 118 | struct single_pdata *pdata = dev_get_plat(dev); |
| 119 | |
| 120 | switch (pdata->width) { |
| 121 | case 8: |
| 122 | writeb(val, reg); |
| 123 | break; |
| 124 | case 16: |
| 125 | writew(val, reg); |
| 126 | break; |
| 127 | default: /* 32 bits */ |
| 128 | writel(val, reg); |
| 129 | } |
| 130 | } |
| 131 | |
Dario Binacchi | 5532262 | 2021-04-11 09:39:50 +0200 | [diff] [blame] | 132 | #else /* CONFIG_SANDBOX */ |
| 133 | |
| 134 | static unsigned int single_read(struct udevice *dev, fdt_addr_t reg) |
| 135 | { |
| 136 | struct single_priv *priv = dev_get_priv(dev); |
| 137 | |
| 138 | return priv->sandbox_regs[reg]; |
| 139 | } |
| 140 | |
| 141 | static void single_write(struct udevice *dev, unsigned int val, fdt_addr_t reg) |
| 142 | { |
| 143 | struct single_priv *priv = dev_get_priv(dev); |
| 144 | |
| 145 | priv->sandbox_regs[reg] = val; |
| 146 | } |
| 147 | |
| 148 | #endif /* CONFIG_SANDBOX */ |
| 149 | |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 150 | /** |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 151 | * single_get_pin_by_offset() - get a pin based on the register offset |
| 152 | * @dev: single driver instance |
| 153 | * @offset: register offset from the base |
| 154 | */ |
| 155 | static int single_get_pin_by_offset(struct udevice *dev, unsigned int offset) |
| 156 | { |
| 157 | struct single_pdata *pdata = dev_get_plat(dev); |
| 158 | struct single_priv *priv = dev_get_priv(dev); |
| 159 | |
| 160 | if (offset > pdata->offset) { |
| 161 | dev_err(dev, "mux offset out of range: 0x%x (0x%x)\n", |
| 162 | offset, pdata->offset); |
| 163 | return -EINVAL; |
| 164 | } |
| 165 | |
| 166 | if (pdata->bits_per_mux) |
| 167 | return (offset * BITS_PER_BYTE) / priv->bits_per_pin; |
| 168 | |
| 169 | return offset / (pdata->width / BITS_PER_BYTE); |
| 170 | } |
| 171 | |
| 172 | static int single_get_offset_by_pin(struct udevice *dev, unsigned int pin) |
| 173 | { |
| 174 | struct single_pdata *pdata = dev_get_plat(dev); |
| 175 | struct single_priv *priv = dev_get_priv(dev); |
| 176 | unsigned int mux_bytes; |
| 177 | |
| 178 | if (pin >= priv->npins) |
| 179 | return -EINVAL; |
| 180 | |
| 181 | mux_bytes = pdata->width / BITS_PER_BYTE; |
| 182 | if (pdata->bits_per_mux) { |
| 183 | int byte_num; |
| 184 | |
| 185 | byte_num = (priv->bits_per_pin * pin) / BITS_PER_BYTE; |
| 186 | return (byte_num / mux_bytes) * mux_bytes; |
| 187 | } |
| 188 | |
| 189 | return pin * mux_bytes; |
| 190 | } |
| 191 | |
| 192 | static const char *single_get_pin_function(struct udevice *dev, |
| 193 | unsigned int pin) |
| 194 | { |
| 195 | struct single_priv *priv = dev_get_priv(dev); |
| 196 | struct single_func *func; |
| 197 | int i; |
| 198 | |
| 199 | list_for_each_entry(func, &priv->functions, node) { |
| 200 | for (i = 0; i < func->npins; i++) { |
| 201 | if (pin == func->pins[i]) |
| 202 | return func->name; |
| 203 | |
| 204 | if (pin < func->pins[i]) |
| 205 | break; |
| 206 | } |
| 207 | } |
| 208 | |
| 209 | return NULL; |
| 210 | } |
| 211 | |
| 212 | static int single_get_pin_muxing(struct udevice *dev, unsigned int pin, |
| 213 | char *buf, int size) |
| 214 | { |
| 215 | struct single_pdata *pdata = dev_get_plat(dev); |
| 216 | struct single_priv *priv = dev_get_priv(dev); |
| 217 | fdt_addr_t reg; |
| 218 | const char *fname; |
| 219 | unsigned int val; |
| 220 | int offset, pin_shift = 0; |
| 221 | |
| 222 | offset = single_get_offset_by_pin(dev, pin); |
| 223 | if (offset < 0) |
| 224 | return offset; |
| 225 | |
| 226 | reg = pdata->base + offset; |
| 227 | val = single_read(dev, reg); |
| 228 | |
| 229 | if (pdata->bits_per_mux) |
| 230 | pin_shift = pin % (pdata->width / priv->bits_per_pin) * |
| 231 | priv->bits_per_pin; |
| 232 | |
| 233 | val &= (pdata->mask << pin_shift); |
| 234 | fname = single_get_pin_function(dev, pin); |
| 235 | snprintf(buf, size, "%pa 0x%08x %s", ®, val, |
| 236 | fname ? fname : "UNCLAIMED"); |
| 237 | return 0; |
| 238 | } |
| 239 | |
Bharat Gooty | fd921d2 | 2021-08-24 15:46:32 +0530 | [diff] [blame] | 240 | static int single_request(struct udevice *dev, int pin, int flags) |
| 241 | { |
| 242 | struct single_priv *priv = dev_get_priv(dev); |
| 243 | struct single_pdata *pdata = dev_get_plat(dev); |
| 244 | struct single_gpiofunc_range *frange = NULL; |
| 245 | struct list_head *pos, *tmp; |
| 246 | phys_addr_t reg; |
| 247 | int mux_bytes = 0; |
| 248 | u32 data; |
| 249 | |
| 250 | /* If function mask is null, needn't enable it. */ |
| 251 | if (!pdata->mask) |
| 252 | return -ENOTSUPP; |
| 253 | |
| 254 | list_for_each_safe(pos, tmp, &priv->gpiofuncs) { |
| 255 | frange = list_entry(pos, struct single_gpiofunc_range, node); |
| 256 | if ((pin >= frange->offset + frange->npins) || |
| 257 | pin < frange->offset) |
| 258 | continue; |
| 259 | |
| 260 | mux_bytes = pdata->width / BITS_PER_BYTE; |
| 261 | reg = pdata->base + pin * mux_bytes; |
| 262 | |
| 263 | data = single_read(dev, reg); |
| 264 | data &= ~pdata->mask; |
| 265 | data |= frange->gpiofunc; |
| 266 | single_write(dev, data, reg); |
| 267 | break; |
| 268 | } |
| 269 | |
| 270 | return 0; |
| 271 | } |
| 272 | |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 273 | static struct single_func *single_allocate_function(struct udevice *dev, |
| 274 | unsigned int group_pins) |
| 275 | { |
| 276 | struct single_func *func; |
| 277 | |
| 278 | func = devm_kmalloc(dev, sizeof(*func), GFP_KERNEL); |
| 279 | if (!func) |
| 280 | return ERR_PTR(-ENOMEM); |
| 281 | |
| 282 | func->pins = devm_kmalloc(dev, sizeof(unsigned int) * group_pins, |
| 283 | GFP_KERNEL); |
| 284 | if (!func->pins) |
| 285 | return ERR_PTR(-ENOMEM); |
| 286 | |
| 287 | return func; |
| 288 | } |
| 289 | |
| 290 | static int single_pin_compare(const void *s1, const void *s2) |
| 291 | { |
| 292 | int pin1 = *(const unsigned int *)s1; |
| 293 | int pin2 = *(const unsigned int *)s2; |
| 294 | |
| 295 | return pin1 - pin2; |
| 296 | } |
| 297 | |
| 298 | /** |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 299 | * single_configure_pins() - Configure pins based on FDT data |
| 300 | * |
| 301 | * @dev: Pointer to single pin configuration device which is the parent of |
| 302 | * the pins node holding the pin configuration data. |
| 303 | * @pins: Pointer to the first element of an array of register/value pairs |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 304 | * of type 'u32'. Each such pair describes the pin to be configured |
| 305 | * and the value to be used for configuration. |
| 306 | * The value can either be a simple value if #pinctrl-cells = 1 |
| 307 | * or a configuration value and a pin mux mode value if it is 2 |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 308 | * This pointer points to a 'pinctrl-single,pins' property in the |
| 309 | * device-tree. |
| 310 | * @size: Size of the 'pins' array in bytes. |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 311 | * The number of cells in the array therefore equals to |
| 312 | * 'size / sizeof(u32)'. |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 313 | * @fname: Function name. |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 314 | */ |
| 315 | static int single_configure_pins(struct udevice *dev, |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 316 | const u32 *pins, |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 317 | int size, const char *fname) |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 318 | { |
Simon Glass | 0fd3d91 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 319 | struct single_pdata *pdata = dev_get_plat(dev); |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 320 | struct single_priv *priv = dev_get_priv(dev); |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 321 | int stride = pdata->args_count + 1; |
| 322 | int n, pin, count = size / sizeof(u32); |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 323 | struct single_func *func; |
Dario Binacchi | 6719294 | 2021-04-11 09:39:40 +0200 | [diff] [blame] | 324 | phys_addr_t reg; |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 325 | u32 offset, val, mux; |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 326 | |
Dario Binacchi | d85b93e | 2021-04-11 09:39:45 +0200 | [diff] [blame] | 327 | /* If function mask is null, needn't enable it. */ |
| 328 | if (!pdata->mask) |
| 329 | return 0; |
| 330 | |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 331 | func = single_allocate_function(dev, count); |
| 332 | if (IS_ERR(func)) |
| 333 | return PTR_ERR(func); |
| 334 | |
| 335 | func->name = fname; |
| 336 | func->npins = 0; |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 337 | for (n = 0; n < count; n += stride) { |
| 338 | offset = fdt32_to_cpu(pins[n]); |
Dario Binacchi | 230bc62 | 2021-04-22 22:28:56 +0200 | [diff] [blame] | 339 | if (offset > pdata->offset) { |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 340 | dev_err(dev, " invalid register offset 0x%x\n", |
Dario Binacchi | 9b884e7 | 2021-04-11 09:39:41 +0200 | [diff] [blame] | 341 | offset); |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 342 | continue; |
| 343 | } |
Dario Binacchi | 9b884e7 | 2021-04-11 09:39:41 +0200 | [diff] [blame] | 344 | |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 345 | /* if the pinctrl-cells is 2 then the second cell contains the mux */ |
| 346 | if (stride == 3) |
| 347 | mux = fdt32_to_cpu(pins[n + 2]); |
| 348 | else |
| 349 | mux = 0; |
| 350 | |
Dario Binacchi | 9b884e7 | 2021-04-11 09:39:41 +0200 | [diff] [blame] | 351 | reg = pdata->base + offset; |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 352 | val = (fdt32_to_cpu(pins[n + 1]) | mux) & pdata->mask; |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 353 | pin = single_get_pin_by_offset(dev, offset); |
| 354 | if (pin < 0) { |
| 355 | dev_err(dev, " failed to get pin by offset %x\n", |
| 356 | offset); |
| 357 | continue; |
| 358 | } |
| 359 | |
Dario Binacchi | 180531f | 2021-04-11 09:39:46 +0200 | [diff] [blame] | 360 | single_write(dev, (single_read(dev, reg) & ~pdata->mask) | val, |
| 361 | reg); |
Dario Binacchi | fcf6a2b | 2021-04-11 09:39:42 +0200 | [diff] [blame] | 362 | dev_dbg(dev, " reg/val %pa/0x%08x\n", ®, val); |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 363 | func->pins[func->npins] = pin; |
| 364 | func->npins++; |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 365 | } |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 366 | |
| 367 | qsort(func->pins, func->npins, sizeof(func->pins[0]), |
| 368 | single_pin_compare); |
| 369 | list_add(&func->node, &priv->functions); |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 370 | return 0; |
| 371 | } |
| 372 | |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 373 | static int single_configure_bits(struct udevice *dev, |
| 374 | const struct single_fdt_bits_cfg *pins, |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 375 | int size, const char *fname) |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 376 | { |
Simon Glass | 0fd3d91 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 377 | struct single_pdata *pdata = dev_get_plat(dev); |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 378 | struct single_priv *priv = dev_get_priv(dev); |
| 379 | int n, pin, count = size / sizeof(struct single_fdt_bits_cfg); |
| 380 | int npins_in_reg, pin_num_from_lsb; |
| 381 | struct single_func *func; |
Dario Binacchi | 6719294 | 2021-04-11 09:39:40 +0200 | [diff] [blame] | 382 | phys_addr_t reg; |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 383 | u32 offset, val, mask, bit_pos, val_pos, mask_pos, submask; |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 384 | |
Dario Binacchi | 69414d8 | 2021-04-22 18:35:58 +0200 | [diff] [blame] | 385 | /* If function mask is null, needn't enable it. */ |
| 386 | if (!pdata->mask) |
| 387 | return 0; |
| 388 | |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 389 | npins_in_reg = pdata->width / priv->bits_per_pin; |
| 390 | func = single_allocate_function(dev, count * npins_in_reg); |
| 391 | if (IS_ERR(func)) |
| 392 | return PTR_ERR(func); |
| 393 | |
| 394 | func->name = fname; |
| 395 | func->npins = 0; |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 396 | for (n = 0; n < count; n++, pins++) { |
Dario Binacchi | 9b884e7 | 2021-04-11 09:39:41 +0200 | [diff] [blame] | 397 | offset = fdt32_to_cpu(pins->reg); |
Dario Binacchi | 230bc62 | 2021-04-22 22:28:56 +0200 | [diff] [blame] | 398 | if (offset > pdata->offset) { |
Dario Binacchi | 9b884e7 | 2021-04-11 09:39:41 +0200 | [diff] [blame] | 399 | dev_dbg(dev, " invalid register offset 0x%x\n", |
| 400 | offset); |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 401 | continue; |
| 402 | } |
Dario Binacchi | 9b884e7 | 2021-04-11 09:39:41 +0200 | [diff] [blame] | 403 | |
| 404 | reg = pdata->base + offset; |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 405 | |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 406 | pin = single_get_pin_by_offset(dev, offset); |
| 407 | if (pin < 0) { |
| 408 | dev_err(dev, " failed to get pin by offset 0x%pa\n", |
| 409 | ®); |
| 410 | continue; |
| 411 | } |
| 412 | |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 413 | mask = fdt32_to_cpu(pins->mask); |
| 414 | val = fdt32_to_cpu(pins->val) & mask; |
Dario Binacchi | 180531f | 2021-04-11 09:39:46 +0200 | [diff] [blame] | 415 | single_write(dev, (single_read(dev, reg) & ~mask) | val, reg); |
Dario Binacchi | fcf6a2b | 2021-04-11 09:39:42 +0200 | [diff] [blame] | 416 | dev_dbg(dev, " reg/val %pa/0x%08x\n", ®, val); |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 417 | |
| 418 | while (mask) { |
| 419 | bit_pos = __ffs(mask); |
| 420 | pin_num_from_lsb = bit_pos / priv->bits_per_pin; |
| 421 | mask_pos = pdata->mask << bit_pos; |
| 422 | val_pos = val & mask_pos; |
| 423 | submask = mask & mask_pos; |
| 424 | |
| 425 | if ((mask & mask_pos) == 0) { |
| 426 | dev_err(dev, "Invalid mask at 0x%x\n", offset); |
| 427 | break; |
| 428 | } |
| 429 | |
| 430 | mask &= ~mask_pos; |
| 431 | |
| 432 | if (submask != mask_pos) { |
| 433 | dev_warn(dev, |
| 434 | "Invalid submask 0x%x at 0x%x\n", |
| 435 | submask, offset); |
| 436 | continue; |
| 437 | } |
| 438 | |
| 439 | func->pins[func->npins] = pin + pin_num_from_lsb; |
| 440 | func->npins++; |
| 441 | } |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 442 | } |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 443 | |
| 444 | qsort(func->pins, func->npins, sizeof(func->pins[0]), |
| 445 | single_pin_compare); |
| 446 | list_add(&func->node, &priv->functions); |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 447 | return 0; |
| 448 | } |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 449 | static int single_set_state(struct udevice *dev, |
| 450 | struct udevice *config) |
| 451 | { |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 452 | const u32 *prop; |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 453 | const struct single_fdt_bits_cfg *prop_bits; |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 454 | int len; |
| 455 | |
Lokesh Vutla | dbfd9e0 | 2020-04-22 22:55:31 +0530 | [diff] [blame] | 456 | prop = dev_read_prop(config, "pinctrl-single,pins", &len); |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 457 | |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 458 | if (prop) { |
| 459 | dev_dbg(dev, "configuring pins for %s\n", config->name); |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 460 | if (len % sizeof(u32)) { |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 461 | dev_dbg(dev, " invalid pin configuration in fdt\n"); |
| 462 | return -FDT_ERR_BADSTRUCTURE; |
| 463 | } |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 464 | single_configure_pins(dev, prop, len, config->name); |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 465 | return 0; |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 466 | } |
| 467 | |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 468 | /* pinctrl-single,pins not found so check for pinctrl-single,bits */ |
Lokesh Vutla | dbfd9e0 | 2020-04-22 22:55:31 +0530 | [diff] [blame] | 469 | prop_bits = dev_read_prop(config, "pinctrl-single,bits", &len); |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 470 | if (prop_bits) { |
| 471 | dev_dbg(dev, "configuring pins for %s\n", config->name); |
| 472 | if (len % sizeof(struct single_fdt_bits_cfg)) { |
| 473 | dev_dbg(dev, " invalid bits configuration in fdt\n"); |
| 474 | return -FDT_ERR_BADSTRUCTURE; |
| 475 | } |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 476 | single_configure_bits(dev, prop_bits, len, config->name); |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 477 | return 0; |
| 478 | } |
| 479 | |
| 480 | /* Neither 'pinctrl-single,pins' nor 'pinctrl-single,bits' were found */ |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 481 | return len; |
| 482 | } |
| 483 | |
Dario Binacchi | 0b12162 | 2021-04-11 09:39:48 +0200 | [diff] [blame] | 484 | static const char *single_get_pin_name(struct udevice *dev, |
| 485 | unsigned int selector) |
| 486 | { |
| 487 | struct single_priv *priv = dev_get_priv(dev); |
| 488 | |
| 489 | if (selector >= priv->npins) |
| 490 | snprintf(priv->pin_name, PINNAME_SIZE, "Error"); |
| 491 | else |
| 492 | snprintf(priv->pin_name, PINNAME_SIZE, "PIN%u", selector); |
| 493 | |
| 494 | return priv->pin_name; |
| 495 | } |
| 496 | |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 497 | static int single_get_pins_count(struct udevice *dev) |
| 498 | { |
| 499 | struct single_priv *priv = dev_get_priv(dev); |
| 500 | |
| 501 | return priv->npins; |
| 502 | } |
| 503 | |
Bharat Gooty | 62f86c6 | 2021-08-24 15:46:31 +0530 | [diff] [blame] | 504 | static int single_add_gpio_func(struct udevice *dev) |
| 505 | { |
| 506 | struct single_priv *priv = dev_get_priv(dev); |
| 507 | const char *propname = "pinctrl-single,gpio-range"; |
| 508 | const char *cellname = "#pinctrl-single,gpio-range-cells"; |
| 509 | struct single_gpiofunc_range *range; |
| 510 | struct ofnode_phandle_args gpiospec; |
| 511 | int ret, i; |
| 512 | |
| 513 | for (i = 0; ; i++) { |
| 514 | ret = ofnode_parse_phandle_with_args(dev_ofnode(dev), propname, |
| 515 | cellname, 0, i, &gpiospec); |
| 516 | /* Do not treat it as error. Only treat it as end condition. */ |
| 517 | if (ret) { |
| 518 | ret = 0; |
| 519 | break; |
| 520 | } |
| 521 | range = devm_kzalloc(dev, sizeof(*range), GFP_KERNEL); |
| 522 | if (!range) { |
| 523 | ret = -ENOMEM; |
| 524 | break; |
| 525 | } |
| 526 | range->offset = gpiospec.args[0]; |
| 527 | range->npins = gpiospec.args[1]; |
| 528 | range->gpiofunc = gpiospec.args[2]; |
| 529 | list_add_tail(&range->node, &priv->gpiofuncs); |
| 530 | } |
| 531 | return ret; |
| 532 | } |
| 533 | |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 534 | static int single_probe(struct udevice *dev) |
| 535 | { |
| 536 | struct single_pdata *pdata = dev_get_plat(dev); |
| 537 | struct single_priv *priv = dev_get_priv(dev); |
| 538 | u32 size; |
| 539 | |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 540 | INIT_LIST_HEAD(&priv->functions); |
Bharat Gooty | 62f86c6 | 2021-08-24 15:46:31 +0530 | [diff] [blame] | 541 | INIT_LIST_HEAD(&priv->gpiofuncs); |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 542 | |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 543 | size = pdata->offset + pdata->width / BITS_PER_BYTE; |
Dario Binacchi | 5532262 | 2021-04-11 09:39:50 +0200 | [diff] [blame] | 544 | #if (CONFIG_IS_ENABLED(SANDBOX)) |
| 545 | priv->sandbox_regs = |
| 546 | devm_kzalloc(dev, size * sizeof(*priv->sandbox_regs), |
| 547 | GFP_KERNEL); |
| 548 | if (!priv->sandbox_regs) |
| 549 | return -ENOMEM; |
| 550 | #endif |
| 551 | |
Simon Glass | 4d159b6 | 2021-05-13 19:39:28 -0600 | [diff] [blame] | 552 | /* looks like a possible divide by 0, but data->width avoids this */ |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 553 | priv->npins = size / (pdata->width / BITS_PER_BYTE); |
| 554 | if (pdata->bits_per_mux) { |
Dario Binacchi | 69414d8 | 2021-04-22 18:35:58 +0200 | [diff] [blame] | 555 | if (!pdata->mask) { |
| 556 | dev_err(dev, "function mask needs to be non-zero\n"); |
| 557 | return -EINVAL; |
| 558 | } |
| 559 | |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 560 | priv->bits_per_pin = fls(pdata->mask); |
| 561 | priv->npins *= (pdata->width / priv->bits_per_pin); |
| 562 | } |
| 563 | |
Bharat Gooty | 62f86c6 | 2021-08-24 15:46:31 +0530 | [diff] [blame] | 564 | if (single_add_gpio_func(dev)) |
| 565 | dev_dbg(dev, "gpio functions are not added\n"); |
| 566 | |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 567 | dev_dbg(dev, "%d pins\n", priv->npins); |
| 568 | return 0; |
| 569 | } |
| 570 | |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 571 | static int single_of_to_plat(struct udevice *dev) |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 572 | { |
| 573 | fdt_addr_t addr; |
Dario Binacchi | 9fd8a43 | 2021-04-11 09:39:43 +0200 | [diff] [blame] | 574 | fdt_size_t size; |
Simon Glass | 0fd3d91 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 575 | struct single_pdata *pdata = dev_get_plat(dev); |
Dario Binacchi | 971c64a | 2021-04-11 09:39:44 +0200 | [diff] [blame] | 576 | int ret; |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 577 | |
Dario Binacchi | 971c64a | 2021-04-11 09:39:44 +0200 | [diff] [blame] | 578 | ret = dev_read_u32(dev, "pinctrl-single,register-width", &pdata->width); |
| 579 | if (ret) { |
| 580 | dev_err(dev, "missing register width\n"); |
| 581 | return ret; |
| 582 | } |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 583 | |
Dario Binacchi | 180531f | 2021-04-11 09:39:46 +0200 | [diff] [blame] | 584 | switch (pdata->width) { |
| 585 | case 8: |
| 586 | case 16: |
| 587 | case 32: |
| 588 | break; |
| 589 | default: |
| 590 | dev_err(dev, "wrong register width\n"); |
| 591 | return -EINVAL; |
| 592 | } |
| 593 | |
Vignesh Raghavendra | 1e78790 | 2021-05-07 14:40:34 +0530 | [diff] [blame] | 594 | addr = dev_read_addr_size_index(dev, 0, &size); |
Dario Binacchi | 9fd8a43 | 2021-04-11 09:39:43 +0200 | [diff] [blame] | 595 | if (addr == FDT_ADDR_T_NONE) { |
Vignesh Raghavendra | 1e78790 | 2021-05-07 14:40:34 +0530 | [diff] [blame] | 596 | dev_err(dev, "failed to get base register address\n"); |
Dario Binacchi | 9fd8a43 | 2021-04-11 09:39:43 +0200 | [diff] [blame] | 597 | return -EINVAL; |
| 598 | } |
| 599 | |
| 600 | pdata->offset = size - pdata->width / BITS_PER_BYTE; |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 601 | pdata->base = addr; |
| 602 | |
Dario Binacchi | d85b93e | 2021-04-11 09:39:45 +0200 | [diff] [blame] | 603 | ret = dev_read_u32(dev, "pinctrl-single,function-mask", &pdata->mask); |
| 604 | if (ret) { |
| 605 | pdata->mask = 0; |
| 606 | dev_warn(dev, "missing function register mask\n"); |
| 607 | } |
| 608 | |
Patrick Delaunay | 719cab6 | 2020-01-13 11:34:55 +0100 | [diff] [blame] | 609 | pdata->bits_per_mux = dev_read_bool(dev, "pinctrl-single,bit-per-mux"); |
Adam Ford | 159a887 | 2019-06-10 13:15:55 -0500 | [diff] [blame] | 610 | |
AJ Bagwell | 1041eae | 2021-12-03 15:18:53 +0000 | [diff] [blame] | 611 | /* If no pinctrl-cells is present, default to old style of 2 cells with |
| 612 | * bits per mux and 1 cell otherwise. |
| 613 | */ |
| 614 | ret = dev_read_u32(dev, "#pinctrl-cells", &pdata->args_count); |
| 615 | if (ret) |
| 616 | pdata->args_count = pdata->bits_per_mux ? 2 : 1; |
| 617 | |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 618 | return 0; |
| 619 | } |
| 620 | |
| 621 | const struct pinctrl_ops single_pinctrl_ops = { |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 622 | .get_pins_count = single_get_pins_count, |
Dario Binacchi | 0b12162 | 2021-04-11 09:39:48 +0200 | [diff] [blame] | 623 | .get_pin_name = single_get_pin_name, |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 624 | .set_state = single_set_state, |
Dario Binacchi | 76d470d | 2021-04-11 09:39:49 +0200 | [diff] [blame] | 625 | .get_pin_muxing = single_get_pin_muxing, |
Bharat Gooty | fd921d2 | 2021-08-24 15:46:32 +0530 | [diff] [blame] | 626 | .request = single_request, |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 627 | }; |
| 628 | |
| 629 | static const struct udevice_id single_pinctrl_match[] = { |
| 630 | { .compatible = "pinctrl-single" }, |
| 631 | { /* sentinel */ } |
| 632 | }; |
| 633 | |
| 634 | U_BOOT_DRIVER(single_pinctrl) = { |
| 635 | .name = "single-pinctrl", |
| 636 | .id = UCLASS_PINCTRL, |
| 637 | .of_match = single_pinctrl_match, |
| 638 | .ops = &single_pinctrl_ops, |
Simon Glass | caa4daa | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 639 | .plat_auto = sizeof(struct single_pdata), |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 640 | .priv_auto = sizeof(struct single_priv), |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 641 | .of_to_plat = single_of_to_plat, |
Dario Binacchi | 1dd7ae2 | 2021-04-11 09:39:47 +0200 | [diff] [blame] | 642 | .probe = single_probe, |
Felix Brack | 44d5c37 | 2017-03-22 11:26:44 +0100 | [diff] [blame] | 643 | }; |