blob: 9d81873583746997efbb10e7417efea01ca39563 [file] [log] [blame]
Kumar Galaf852ce72007-11-29 00:15:30 -06001/*
Kumar Galaa09b9b62010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Kumar Galaf852ce72007-11-29 00:15:30 -06003 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Kumar Galaf852ce72007-11-29 00:15:30 -06008 */
9
10#include <common.h>
11#include <libfdt.h>
12#include <fdt_support.h>
Kumar Gala730b2fc2008-05-29 11:22:06 -050013#include <asm/processor.h>
Vivek Mahajancb0ff652009-09-22 12:48:27 +053014#include <linux/ctype.h>
Kumar Gala6aba33e2009-03-19 03:40:08 -050015#include <asm/io.h>
Zhao Qiangd4683772015-08-28 10:31:50 +080016#include <asm/fsl_fdt.h>
Kumar Galadb977ab2009-09-10 03:02:13 -050017#include <asm/fsl_portals.h>
Sandeep Singh377ffcf2014-06-05 18:49:57 +053018#include <hwconfig.h>
Dipen Dudhatda1cd952009-09-02 11:25:08 +053019#ifdef CONFIG_FSL_ESDHC
20#include <fsl_esdhc.h>
21#endif
Qianyu Gong075affb2016-02-18 13:02:00 +080022#ifdef CONFIG_SYS_DPAA_FMAN
23#include <fsl_fman.h>
24#endif
Kumar Galaf852ce72007-11-29 00:15:30 -060025
Trent Piepho58ec4862008-12-03 15:16:38 -080026DECLARE_GLOBAL_DATA_PTR;
27
Kumar Gala69018ce2008-01-17 08:25:45 -060028extern void ft_qe_setup(void *blob);
Poonam Aggrwalf8027f62009-09-02 19:40:36 +053029extern void ft_fixup_num_cores(void *blob);
Kumar Galaa09b9b62010-12-30 12:09:53 -060030extern void ft_srio_setup(void *blob);
Kim Phillips6b70ffb2008-06-16 15:55:53 -050031
Kumar Galaec2b74f2008-01-17 16:48:33 -060032#ifdef CONFIG_MP
33#include "mp.h"
Kumar Galaec2b74f2008-01-17 16:48:33 -060034
35void ft_fixup_cpu(void *blob, u64 memory_limit)
36{
37 int off;
York Sunffd06e02012-10-08 07:44:30 +000038 phys_addr_t spin_tbl_addr = get_spin_phys_addr();
York Suneb539412012-10-08 07:44:25 +000039 u32 bootpg = determine_mp_bootpg(NULL);
Kumar Galac840d262009-03-31 23:11:05 -050040 u32 id = get_my_id();
Aaron Sierra9d64c6b2010-09-30 12:22:16 -050041 const char *enable_method;
Sandeep Singh377ffcf2014-06-05 18:49:57 +053042#if defined(T1040_TDM_QUIRK_CCSR_BASE)
43 int ret;
44 int tdm_hwconfig_enabled = 0;
45 char buffer[HWCONFIG_BUFFER_SIZE] = {0};
46#endif
Kumar Galaec2b74f2008-01-17 16:48:33 -060047
48 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
49 while (off != -FDT_ERR_NOTFOUND) {
50 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
51
52 if (reg) {
York Sun709389b2012-08-17 08:20:26 +000053 u32 phys_cpu_id = thread_to_core(*reg);
54 u64 val = phys_cpu_id * SIZE_BOOT_ENTRY + spin_tbl_addr;
55 val = cpu_to_fdt64(val);
Kumar Galaec2b74f2008-01-17 16:48:33 -060056 if (*reg == id) {
Matthew McClintockb80d3052010-08-19 13:57:48 -050057 fdt_setprop_string(blob, off, "status",
58 "okay");
Kumar Galaec2b74f2008-01-17 16:48:33 -060059 } else {
Kumar Galaec2b74f2008-01-17 16:48:33 -060060 fdt_setprop_string(blob, off, "status",
61 "disabled");
Kumar Galaec2b74f2008-01-17 16:48:33 -060062 }
Aaron Sierra9d64c6b2010-09-30 12:22:16 -050063
64 if (hold_cores_in_reset(0)) {
65#ifdef CONFIG_FSL_CORENET
66 /* Cores held in reset, use BRR to release */
67 enable_method = "fsl,brr-holdoff";
68#else
69 /* Cores held in reset, use EEBPCR to release */
70 enable_method = "fsl,eebpcr-holdoff";
71#endif
72 } else {
73 /* Cores out of reset and in a spin-loop */
74 enable_method = "spin-table";
75
76 fdt_setprop(blob, off, "cpu-release-addr",
77 &val, sizeof(val));
78 }
79
Matthew McClintockb80d3052010-08-19 13:57:48 -050080 fdt_setprop_string(blob, off, "enable-method",
Aaron Sierra9d64c6b2010-09-30 12:22:16 -050081 enable_method);
Kumar Galaec2b74f2008-01-17 16:48:33 -060082 } else {
83 printf ("cpu NULL\n");
84 }
85 off = fdt_node_offset_by_prop_value(blob, off,
86 "device_type", "cpu", 4);
87 }
88
Sandeep Singh377ffcf2014-06-05 18:49:57 +053089#if defined(T1040_TDM_QUIRK_CCSR_BASE)
90#define CONFIG_MEM_HOLE_16M 0x1000000
91 /*
92 * Extract hwconfig from environment.
93 * Search for tdm entry in hwconfig.
94 */
95 ret = getenv_f("hwconfig", buffer, sizeof(buffer));
96 if (ret > 0)
97 tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
98
99 /* Reserve the memory hole created by TDM LAW, so OSes dont use it */
100 if (tdm_hwconfig_enabled) {
101 off = fdt_add_mem_rsv(blob, T1040_TDM_QUIRK_CCSR_BASE,
102 CONFIG_MEM_HOLE_16M);
103 if (off < 0)
104 printf("Failed to reserve memory for tdm: %s\n",
105 fdt_strerror(off));
106 }
107#endif
108
Kumar Galaec2b74f2008-01-17 16:48:33 -0600109 /* Reserve the boot page so OSes dont use it */
110 if ((u64)bootpg < memory_limit) {
111 off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
112 if (off < 0)
York Sunffd06e02012-10-08 07:44:30 +0000113 printf("Failed to reserve memory for bootpg: %s\n",
114 fdt_strerror(off));
115 }
York Sun2d9f26b2012-12-14 06:21:58 +0000116
117#ifndef CONFIG_MPC8xxx_DISABLE_BPTR
118 /*
119 * Reserve the default boot page so OSes dont use it.
120 * The default boot page is always mapped to bootpg above using
121 * boot page translation.
122 */
123 if (0xfffff000ull < memory_limit) {
124 off = fdt_add_mem_rsv(blob, 0xfffff000ull, (u64)4096);
125 if (off < 0) {
126 printf("Failed to reserve memory for 0xfffff000: %s\n",
127 fdt_strerror(off));
128 }
129 }
130#endif
131
York Sunffd06e02012-10-08 07:44:30 +0000132 /* Reserve spin table page */
133 if (spin_tbl_addr < memory_limit) {
134 off = fdt_add_mem_rsv(blob,
135 (spin_tbl_addr & ~0xffful), 4096);
136 if (off < 0)
137 printf("Failed to reserve memory for spin table: %s\n",
138 fdt_strerror(off));
Kumar Galaec2b74f2008-01-17 16:48:33 -0600139 }
Tang Yuantiance249d92014-07-23 17:27:53 +0800140#ifdef CONFIG_DEEP_SLEEP
141#ifdef CONFIG_SPL_MMC_BOOT
142 off = fdt_add_mem_rsv(blob, CONFIG_SYS_MMC_U_BOOT_START,
143 CONFIG_SYS_MMC_U_BOOT_SIZE);
144 if (off < 0)
145 printf("Failed to reserve memory for SD deep sleep: %s\n",
146 fdt_strerror(off));
147#elif defined(CONFIG_SPL_SPI_BOOT)
148 off = fdt_add_mem_rsv(blob, CONFIG_SYS_SPI_FLASH_U_BOOT_START,
149 CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE);
150 if (off < 0)
151 printf("Failed to reserve memory for SPI deep sleep: %s\n",
152 fdt_strerror(off));
153#endif
154#endif
Kumar Galaec2b74f2008-01-17 16:48:33 -0600155}
156#endif
Kumar Gala69018ce2008-01-17 08:25:45 -0600157
Kumar Gala6aba33e2009-03-19 03:40:08 -0500158#ifdef CONFIG_SYS_FSL_CPC
159static inline void ft_fixup_l3cache(void *blob, int off)
160{
161 u32 line_size, num_ways, size, num_sets;
162 cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
163 u32 cfg0 = in_be32(&cpc->cpccfg0);
164
165 size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
166 num_ways = CPC_CFG0_NUM_WAYS(cfg0);
167 line_size = CPC_CFG0_LINE_SZ(cfg0);
168 num_sets = size / (line_size * num_ways);
169
170 fdt_setprop(blob, off, "cache-unified", NULL, 0);
171 fdt_setprop_cell(blob, off, "cache-block-size", line_size);
172 fdt_setprop_cell(blob, off, "cache-size", size);
173 fdt_setprop_cell(blob, off, "cache-sets", num_sets);
174 fdt_setprop_cell(blob, off, "cache-level", 3);
175#ifdef CONFIG_SYS_CACHE_STASHING
176 fdt_setprop_cell(blob, off, "cache-stash-id", 1);
177#endif
178}
179#else
Kumar Gala1b3e4042009-03-19 09:16:10 -0500180#define ft_fixup_l3cache(x, y)
Kumar Gala6aba33e2009-03-19 03:40:08 -0500181#endif
Kumar Gala1b3e4042009-03-19 09:16:10 -0500182
183#if defined(CONFIG_L2_CACHE)
Kumar Gala730b2fc2008-05-29 11:22:06 -0500184/* return size in kilobytes */
185static inline u32 l2cache_size(void)
186{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187 volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
Kumar Gala730b2fc2008-05-29 11:22:06 -0500188 volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
189 u32 ver = SVR_SOC_VER(get_svr());
190
191 switch (l2siz_field) {
192 case 0x0:
193 break;
194 case 0x1:
195 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun48f6a5c2012-07-06 17:10:33 -0500196 ver == SVR_8541 || ver == SVR_8555)
Kumar Gala730b2fc2008-05-29 11:22:06 -0500197 return 128;
198 else
199 return 256;
200 break;
201 case 0x2:
202 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun48f6a5c2012-07-06 17:10:33 -0500203 ver == SVR_8541 || ver == SVR_8555)
Kumar Gala730b2fc2008-05-29 11:22:06 -0500204 return 256;
205 else
206 return 512;
207 break;
208 case 0x3:
209 return 1024;
210 break;
211 }
212
213 return 0;
214}
215
216static inline void ft_fixup_l2cache(void *blob)
217{
218 int len, off;
219 u32 *ph;
220 struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
Kumar Gala730b2fc2008-05-29 11:22:06 -0500221
222 const u32 line_size = 32;
223 const u32 num_ways = 8;
224 const u32 size = l2cache_size() * 1024;
225 const u32 num_sets = size / (line_size * num_ways);
226
227 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
228 if (off < 0) {
229 debug("no cpu node fount\n");
230 return;
231 }
232
233 ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
234
235 if (ph == NULL) {
236 debug("no next-level-cache property\n");
237 return ;
238 }
239
240 off = fdt_node_offset_by_phandle(blob, *ph);
241 if (off < 0) {
242 printf("%s: %s\n", __func__, fdt_strerror(off));
243 return ;
244 }
245
246 if (cpu) {
Timur Tabiee4756d2011-04-29 18:08:44 -0500247 char buf[40];
Vivek Mahajancb0ff652009-09-22 12:48:27 +0530248
Timur Tabiee4756d2011-04-29 18:08:44 -0500249 if (isdigit(cpu->name[0])) {
250 /* MPCxxxx, where xxxx == 4-digit number */
251 len = sprintf(buf, "fsl,mpc%s-l2-cache-controller",
252 cpu->name) + 1;
253 } else {
254 /* Pxxxx or Txxxx, where xxxx == 4-digit number */
255 len = sprintf(buf, "fsl,%c%s-l2-cache-controller",
256 tolower(cpu->name[0]), cpu->name + 1) + 1;
257 }
258
259 /*
260 * append "cache" after the NULL character that the previous
261 * sprintf wrote. This is how a device tree stores multiple
262 * strings in a property.
263 */
264 len += sprintf(buf + len, "cache") + 1;
265
266 fdt_setprop(blob, off, "compatible", buf, len);
Kumar Gala730b2fc2008-05-29 11:22:06 -0500267 }
268 fdt_setprop(blob, off, "cache-unified", NULL, 0);
269 fdt_setprop_cell(blob, off, "cache-block-size", line_size);
Kumar Gala730b2fc2008-05-29 11:22:06 -0500270 fdt_setprop_cell(blob, off, "cache-size", size);
271 fdt_setprop_cell(blob, off, "cache-sets", num_sets);
272 fdt_setprop_cell(blob, off, "cache-level", 2);
Kumar Gala1b3e4042009-03-19 09:16:10 -0500273
274 /* we dont bother w/L3 since no platform of this type has one */
275}
York Sun6d2b9da2012-10-08 07:44:08 +0000276#elif defined(CONFIG_BACKSIDE_L2_CACHE) || \
277 defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
Kumar Gala1b3e4042009-03-19 09:16:10 -0500278static inline void ft_fixup_l2cache(void *blob)
279{
280 int off, l2_off, l3_off = -1;
281 u32 *ph;
York Sun6d2b9da2012-10-08 07:44:08 +0000282#ifdef CONFIG_BACKSIDE_L2_CACHE
Kumar Gala1b3e4042009-03-19 09:16:10 -0500283 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
York Sun6d2b9da2012-10-08 07:44:08 +0000284#else
285 struct ccsr_cluster_l2 *l2cache =
286 (struct ccsr_cluster_l2 __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2);
287 u32 l2cfg0 = in_be32(&l2cache->l2cfg0);
288#endif
Kumar Gala1b3e4042009-03-19 09:16:10 -0500289 u32 size, line_size, num_ways, num_sets;
Kumar Galaacf3f8d2011-07-21 00:20:21 -0500290 int has_l2 = 1;
291
292 /* P2040/P2040E has no L2, so dont set any L2 props */
York Sun48f6a5c2012-07-06 17:10:33 -0500293 if (SVR_SOC_VER(get_svr()) == SVR_P2040)
Kumar Galaacf3f8d2011-07-21 00:20:21 -0500294 has_l2 = 0;
Kumar Gala1b3e4042009-03-19 09:16:10 -0500295
296 size = (l2cfg0 & 0x3fff) * 64 * 1024;
297 num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
298 line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
299 num_sets = size / (line_size * num_ways);
300
301 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
302
303 while (off != -FDT_ERR_NOTFOUND) {
304 ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
305
306 if (ph == NULL) {
307 debug("no next-level-cache property\n");
308 goto next;
309 }
310
311 l2_off = fdt_node_offset_by_phandle(blob, *ph);
312 if (l2_off < 0) {
313 printf("%s: %s\n", __func__, fdt_strerror(off));
314 goto next;
315 }
316
Kumar Galaacf3f8d2011-07-21 00:20:21 -0500317 if (has_l2) {
Kumar Gala82fd1f82009-03-19 02:53:01 -0500318#ifdef CONFIG_SYS_CACHE_STASHING
Kumar Gala82fd1f82009-03-19 02:53:01 -0500319 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
Prabhakar Kushwahae9827462013-08-29 13:10:38 +0530320#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sun6d2b9da2012-10-08 07:44:08 +0000321 /* Only initialize every eighth thread */
Scott Wood8d451a72014-03-26 20:30:56 -0500322 if (reg && !((*reg) % 8)) {
Kumar Gala82fd1f82009-03-19 02:53:01 -0500323 fdt_setprop_cell(blob, l2_off, "cache-stash-id",
Scott Wood8d451a72014-03-26 20:30:56 -0500324 (*reg / 4) + 32 + 1);
325 }
326#else
327 if (reg) {
328 fdt_setprop_cell(blob, l2_off, "cache-stash-id",
329 (*reg * 2) + 32 + 1);
330 }
331#endif
Kumar Gala82fd1f82009-03-19 02:53:01 -0500332#endif
333
Kumar Galaacf3f8d2011-07-21 00:20:21 -0500334 fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
335 fdt_setprop_cell(blob, l2_off, "cache-block-size",
336 line_size);
337 fdt_setprop_cell(blob, l2_off, "cache-size", size);
338 fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
339 fdt_setprop_cell(blob, l2_off, "cache-level", 2);
340 fdt_setprop(blob, l2_off, "compatible", "cache", 6);
341 }
Kumar Gala1b3e4042009-03-19 09:16:10 -0500342
343 if (l3_off < 0) {
344 ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
345
346 if (ph == NULL) {
347 debug("no next-level-cache property\n");
348 goto next;
349 }
350 l3_off = *ph;
351 }
352next:
353 off = fdt_node_offset_by_prop_value(blob, off,
354 "device_type", "cpu", 4);
355 }
356 if (l3_off > 0) {
357 l3_off = fdt_node_offset_by_phandle(blob, l3_off);
358 if (l3_off < 0) {
359 printf("%s: %s\n", __func__, fdt_strerror(off));
360 return ;
361 }
362 ft_fixup_l3cache(blob, l3_off);
363 }
Kumar Gala730b2fc2008-05-29 11:22:06 -0500364}
365#else
366#define ft_fixup_l2cache(x)
367#endif
368
369static inline void ft_fixup_cache(void *blob)
370{
371 int off;
372
373 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
374
375 while (off != -FDT_ERR_NOTFOUND) {
376 u32 l1cfg0 = mfspr(SPRN_L1CFG0);
377 u32 l1cfg1 = mfspr(SPRN_L1CFG1);
378 u32 isize, iline_size, inum_sets, inum_ways;
379 u32 dsize, dline_size, dnum_sets, dnum_ways;
380
381 /* d-side config */
382 dsize = (l1cfg0 & 0x7ff) * 1024;
383 dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
384 dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
385 dnum_sets = dsize / (dline_size * dnum_ways);
386
387 fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
Kumar Gala730b2fc2008-05-29 11:22:06 -0500388 fdt_setprop_cell(blob, off, "d-cache-size", dsize);
389 fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
390
Kumar Gala82fd1f82009-03-19 02:53:01 -0500391#ifdef CONFIG_SYS_CACHE_STASHING
392 {
393 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
394 if (reg)
395 fdt_setprop_cell(blob, off, "cache-stash-id",
396 (*reg * 2) + 32 + 0);
397 }
398#endif
399
Kumar Gala730b2fc2008-05-29 11:22:06 -0500400 /* i-side config */
401 isize = (l1cfg1 & 0x7ff) * 1024;
402 inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
403 iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
404 inum_sets = isize / (iline_size * inum_ways);
405
406 fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
Kumar Gala730b2fc2008-05-29 11:22:06 -0500407 fdt_setprop_cell(blob, off, "i-cache-size", isize);
408 fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
409
410 off = fdt_node_offset_by_prop_value(blob, off,
411 "device_type", "cpu", 4);
412 }
413
414 ft_fixup_l2cache(blob);
415}
416
417
Andy Fleming0e17f022008-10-07 08:09:50 -0500418void fdt_add_enet_stashing(void *fdt)
419{
420 do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
421
422 do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
423
424 do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
Pankaj Chauhaneea9a122011-01-25 14:44:57 +0530425 do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
426 do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
427 do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
Andy Fleming0e17f022008-10-07 08:09:50 -0500428}
429
Kumar Galabcad21f2009-03-19 02:46:28 -0500430#if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
Kumar Galae2d0f252011-07-31 12:55:39 -0500431#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Gala1b942f72010-07-10 06:38:16 -0500432static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
433 unsigned long freq)
Kumar Galabcad21f2009-03-19 02:46:28 -0500434{
Kumar Gala1b942f72010-07-10 06:38:16 -0500435 phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
436 int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
Kumar Galabcad21f2009-03-19 02:46:28 -0500437
438 if (off >= 0) {
439 off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
440 if (off > 0)
441 printf("WARNING enable to set clock-frequency "
Kumar Gala1b942f72010-07-10 06:38:16 -0500442 "for %s: %s\n", compat, fdt_strerror(off));
Kumar Galabcad21f2009-03-19 02:46:28 -0500443 }
444}
Kumar Galae2d0f252011-07-31 12:55:39 -0500445#endif
Kumar Galabcad21f2009-03-19 02:46:28 -0500446
447static void ft_fixup_dpaa_clks(void *blob)
448{
449 sys_info_t sysinfo;
450
451 get_sys_info(&sysinfo);
Kumar Galae2d0f252011-07-31 12:55:39 -0500452#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Gala1b942f72010-07-10 06:38:16 -0500453 ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530454 sysinfo.freq_fman[0]);
Kumar Galabcad21f2009-03-19 02:46:28 -0500455
456#if (CONFIG_SYS_NUM_FMAN == 2)
Kumar Gala1b942f72010-07-10 06:38:16 -0500457 ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530458 sysinfo.freq_fman[1]);
Kumar Galabcad21f2009-03-19 02:46:28 -0500459#endif
Kumar Galae2d0f252011-07-31 12:55:39 -0500460#endif
Kumar Galabcad21f2009-03-19 02:46:28 -0500461
Haiying Wang990e1a82012-10-11 07:13:39 +0000462#ifdef CONFIG_SYS_DPAA_QBMAN
463 do_fixup_by_compat_u32(blob, "fsl,qman",
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530464 "clock-frequency", sysinfo.freq_qman, 1);
Haiying Wang990e1a82012-10-11 07:13:39 +0000465#endif
466
Kumar Galabcad21f2009-03-19 02:46:28 -0500467#ifdef CONFIG_SYS_DPAA_PME
Kumar Gala1b942f72010-07-10 06:38:16 -0500468 do_fixup_by_compat_u32(blob, "fsl,pme",
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530469 "clock-frequency", sysinfo.freq_pme, 1);
Kumar Galabcad21f2009-03-19 02:46:28 -0500470#endif
471}
472#else
473#define ft_fixup_dpaa_clks(x)
474#endif
475
Liu Yu46df64f2010-01-15 14:58:40 +0800476#ifdef CONFIG_QE
477static void ft_fixup_qe_snum(void *blob)
478{
479 unsigned int svr;
480
481 svr = mfspr(SPRN_SVR);
York Sun48f6a5c2012-07-06 17:10:33 -0500482 if (SVR_SOC_VER(svr) == SVR_8569) {
Liu Yu46df64f2010-01-15 14:58:40 +0800483 if(IS_SVR_REV(svr, 1, 0))
484 do_fixup_by_compat_u32(blob, "fsl,qe",
485 "fsl,qe-num-snums", 46, 1);
486 else
487 do_fixup_by_compat_u32(blob, "fsl,qe",
488 "fsl,qe-num-snums", 76, 1);
489 }
490}
491#endif
492
York Sune71372c2016-11-18 11:24:40 -0800493#if defined(CONFIG_ARCH_P4080)
Shengzhou Liuf81f19f2011-10-14 16:26:06 +0800494static void fdt_fixup_usb(void *fdt)
495{
496 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
497 u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
498 int off;
499
500 off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-mph");
501 if ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) !=
502 FSL_CORENET_RCWSR11_EC1_FM1_USB1)
503 fdt_status_disabled(fdt, off);
504
505 off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-dr");
506 if ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) !=
507 FSL_CORENET_RCWSR11_EC2_USB2)
508 fdt_status_disabled(fdt, off);
509}
510#else
511#define fdt_fixup_usb(x)
512#endif
513
York Sun26bc57d2016-11-21 13:35:41 -0800514#if defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T4240) || \
York Sun652a7bb2016-11-21 13:31:34 -0800515 defined(CONFIG_ARCH_T4160) || defined(CONFIG_PPC_T4080)
Shengzhou Liu605714f2014-05-19 15:08:14 +0800516void fdt_fixup_dma3(void *blob)
517{
518 /* the 3rd DMA is not functional if SRIO2 is chosen */
519 int nodeoff;
520 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
521
522#define CONFIG_SYS_ELO3_DMA3 (0xffe000000 + 0x102300)
York Sun0f3d80e2016-11-21 12:54:19 -0800523#if defined(CONFIG_ARCH_T2080)
Shengzhou Liu605714f2014-05-19 15:08:14 +0800524 u32 srds_prtcl_s2 = in_be32(&gur->rcwsr[4]) &
525 FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
526 srds_prtcl_s2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
527
528 switch (srds_prtcl_s2) {
529 case 0x29:
530 case 0x2d:
531 case 0x2e:
York Sun26bc57d2016-11-21 13:35:41 -0800532#elif defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160) || \
Shengzhou Liu605714f2014-05-19 15:08:14 +0800533 defined(CONFIG_PPC_T4080)
534 u32 srds_prtcl_s4 = in_be32(&gur->rcwsr[4]) &
535 FSL_CORENET2_RCWSR4_SRDS4_PRTCL;
536 srds_prtcl_s4 >>= FSL_CORENET2_RCWSR4_SRDS4_PRTCL_SHIFT;
537
538 switch (srds_prtcl_s4) {
539 case 6:
540 case 8:
541 case 14:
542 case 16:
543#endif
544 nodeoff = fdt_node_offset_by_compat_reg(blob, "fsl,elo3-dma",
545 CONFIG_SYS_ELO3_DMA3);
546 if (nodeoff > 0)
547 fdt_status_disabled(blob, nodeoff);
548 else
549 printf("WARNING: unable to disable dma3\n");
550 break;
551 default:
552 break;
553 }
554}
555#else
556#define fdt_fixup_dma3(x)
557#endif
558
York Sun5d737012016-11-18 13:11:12 -0800559#if defined(CONFIG_ARCH_T1040)
Codrin Ciubotariud616fc52014-03-28 18:57:29 +0200560static void fdt_fixup_l2_switch(void *blob)
561{
562 uchar l2swaddr[6];
563 int node;
564
565 /* The l2switch node from device-tree has
566 * compatible string "vitesse-9953" */
567 node = fdt_node_offset_by_compatible(blob, -1, "vitesse-9953");
568 if (node == -FDT_ERR_NOTFOUND)
569 /* no l2switch node has been found */
570 return;
571
572 /* Get MAC address for the l2switch from "l2switchaddr"*/
573 if (!eth_getenv_enetaddr("l2switchaddr", l2swaddr)) {
574 printf("Warning: MAC address for l2switch not found\n");
575 memset(l2swaddr, 0, sizeof(l2swaddr));
576 }
577
578 /* Add MAC address to l2switch node */
579 fdt_setprop(blob, node, "local-mac-address", l2swaddr,
580 sizeof(l2swaddr));
581}
582#else
583#define fdt_fixup_l2_switch(x)
584#endif
585
Kumar Galaf852ce72007-11-29 00:15:30 -0600586void ft_cpu_setup(void *blob, bd_t *bd)
587{
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500588 int off;
589 int val;
Laurentiu TUDOR51abee62013-10-23 15:20:45 +0300590 int len;
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500591 sys_info_t sysinfo;
592
Kim Phillips6b70ffb2008-06-16 15:55:53 -0500593 /* delete crypto node if not on an E-processor */
594 if (!IS_E_PROCESSOR(get_svr()))
595 fdt_fixup_crypto_node(blob, 0);
Vakul Garg5e95e2d2013-01-23 22:52:31 +0000596#if CONFIG_SYS_FSL_SEC_COMPAT >= 4
597 else {
598 ccsr_sec_t __iomem *sec;
599
600 sec = (void __iomem *)CONFIG_SYS_FSL_SEC_ADDR;
Ruchika Gupta028dbb82014-09-09 11:50:31 +0530601 fdt_fixup_crypto_node(blob, sec_in32(&sec->secvid_ms));
Vakul Garg5e95e2d2013-01-23 22:52:31 +0000602 }
603#endif
Kim Phillips6b70ffb2008-06-16 15:55:53 -0500604
Kumar Galaba37aa02008-08-19 15:41:18 -0500605 fdt_fixup_ethernet(blob);
Andy Fleming0e17f022008-10-07 08:09:50 -0500606
607 fdt_add_enet_stashing(blob);
Kumar Galaf852ce72007-11-29 00:15:30 -0600608
York Suncb930712013-06-25 11:37:41 -0700609#ifndef CONFIG_FSL_TBCLK_EXTRA_DIV
610#define CONFIG_FSL_TBCLK_EXTRA_DIV 1
611#endif
Kumar Galaf852ce72007-11-29 00:15:30 -0600612 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
York Suncb930712013-06-25 11:37:41 -0700613 "timebase-frequency", get_tbclk() / CONFIG_FSL_TBCLK_EXTRA_DIV,
614 1);
Kumar Galaf852ce72007-11-29 00:15:30 -0600615 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
616 "bus-frequency", bd->bi_busfreq, 1);
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500617 get_sys_info(&sysinfo);
618 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
619 while (off != -FDT_ERR_NOTFOUND) {
Laurentiu TUDOR51abee62013-10-23 15:20:45 +0300620 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", &len);
621 val = cpu_to_fdt32(sysinfo.freq_processor[(*reg) / (len / 4)]);
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500622 fdt_setprop(blob, off, "clock-frequency", &val, 4);
623 off = fdt_node_offset_by_prop_value(blob, off, "device_type",
624 "cpu", 4);
625 }
Kumar Galaf852ce72007-11-29 00:15:30 -0600626 do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
627 "bus-frequency", bd->bi_busfreq, 1);
Trent Piepho58ec4862008-12-03 15:16:38 -0800628
Kumar Galaf852ce72007-11-29 00:15:30 -0600629#ifdef CONFIG_QE
Kumar Gala69018ce2008-01-17 08:25:45 -0600630 ft_qe_setup(blob);
Liu Yu46df64f2010-01-15 14:58:40 +0800631 ft_fixup_qe_snum(blob);
Kumar Galaf852ce72007-11-29 00:15:30 -0600632#endif
633
Qianyu Gong075affb2016-02-18 13:02:00 +0800634#ifdef CONFIG_SYS_DPAA_FMAN
Timur Tabiffadc442011-05-03 13:35:11 -0500635 fdt_fixup_fman_firmware(blob);
Qianyu Gong075affb2016-02-18 13:02:00 +0800636#endif
Timur Tabiffadc442011-05-03 13:35:11 -0500637
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200638#ifdef CONFIG_SYS_NS16550
Kumar Galaf852ce72007-11-29 00:15:30 -0600639 do_fixup_by_compat_u32(blob, "ns16550",
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200640 "clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
Kumar Galaf852ce72007-11-29 00:15:30 -0600641#endif
642
643#ifdef CONFIG_CPM2
644 do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
Masahiro Yamada8e261572014-04-04 20:09:58 +0900645 "current-speed", gd->baudrate, 1);
Kumar Galaf852ce72007-11-29 00:15:30 -0600646
647 do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
648 "clock-frequency", bd->bi_brgfreq, 1);
649#endif
650
Kumar Gala85f8cda2010-07-10 06:55:41 -0500651#ifdef CONFIG_FSL_CORENET
652 do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
653 "clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
Andy Fleming7dd09b52013-06-17 15:10:28 -0500654 do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-2.0",
Tang Yuantian7b700d22013-02-28 23:24:34 +0000655 "clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
Dongsheng.wang@freescale.comf5c26232013-01-30 18:51:52 +0000656 do_fixup_by_compat_u32(blob, "fsl,mpic",
657 "clock-frequency", get_bus_freq(0)/2, 1);
658#else
659 do_fixup_by_compat_u32(blob, "fsl,mpic",
660 "clock-frequency", get_bus_freq(0), 1);
Kumar Gala85f8cda2010-07-10 06:55:41 -0500661#endif
662
Kumar Galaf852ce72007-11-29 00:15:30 -0600663 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
Kumar Galaec2b74f2008-01-17 16:48:33 -0600664
665#ifdef CONFIG_MP
666 ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize);
Poonam Aggrwalf8027f62009-09-02 19:40:36 +0530667 ft_fixup_num_cores(blob);
Kumar Gala8f3a7fa2010-06-09 22:33:53 -0500668#endif
Kumar Gala730b2fc2008-05-29 11:22:06 -0500669
670 ft_fixup_cache(blob);
Dipen Dudhatda1cd952009-09-02 11:25:08 +0530671
672#if defined(CONFIG_FSL_ESDHC)
673 fdt_fixup_esdhc(blob, bd);
674#endif
Kumar Galabcad21f2009-03-19 02:46:28 -0500675
676 ft_fixup_dpaa_clks(blob);
Kumar Galadb977ab2009-09-10 03:02:13 -0500677
678#if defined(CONFIG_SYS_BMAN_MEM_PHYS)
679 fdt_portal(blob, "fsl,bman-portal", "bman-portals",
680 (u64)CONFIG_SYS_BMAN_MEM_PHYS,
681 CONFIG_SYS_BMAN_MEM_SIZE);
Haiying Wang2a0ffb82011-03-01 09:30:07 -0500682 fdt_fixup_bportals(blob);
Kumar Galadb977ab2009-09-10 03:02:13 -0500683#endif
684
685#if defined(CONFIG_SYS_QMAN_MEM_PHYS)
686 fdt_portal(blob, "fsl,qman-portal", "qman-portals",
687 (u64)CONFIG_SYS_QMAN_MEM_PHYS,
688 CONFIG_SYS_QMAN_MEM_SIZE);
689
690 fdt_fixup_qportals(blob);
691#endif
Kumar Galaa09b9b62010-12-30 12:09:53 -0600692
693#ifdef CONFIG_SYS_SRIO
694 ft_srio_setup(blob);
695#endif
bhaskar upadhayaf5feb5a2011-02-02 14:44:28 +0000696
697 /*
698 * system-clock = CCB clock/2
699 * Here gd->bus_clk = CCB clock
700 * We are using the system clock as 1588 Timer reference
701 * clock source select
702 */
703 do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
704 "timer-frequency", gd->bus_clk/2, 1);
Bhaskar Upadhaya65bb8b02011-03-04 20:27:58 +0530705
Jia Hongtao33c87532011-11-15 15:04:11 +0800706 /*
707 * clock-freq should change to clock-frequency and
708 * flexcan-v1.0 should change to p1010-flexcan respectively
709 * in the future.
710 */
Bhaskar Upadhaya65bb8b02011-03-04 20:27:58 +0530711 do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
Jia Hongtao33c87532011-11-15 15:04:11 +0800712 "clock_freq", gd->bus_clk/2, 1);
713
714 do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
715 "clock-frequency", gd->bus_clk/2, 1);
716
717 do_fixup_by_compat_u32(blob, "fsl,p1010-flexcan",
718 "clock-frequency", gd->bus_clk/2, 1);
Shengzhou Liuf81f19f2011-10-14 16:26:06 +0800719
720 fdt_fixup_usb(blob);
Codrin Ciubotariud616fc52014-03-28 18:57:29 +0200721
722 fdt_fixup_l2_switch(blob);
Shengzhou Liu605714f2014-05-19 15:08:14 +0800723
724 fdt_fixup_dma3(blob);
Kumar Galaf852ce72007-11-29 00:15:30 -0600725}
Timur Tabi90f89f02011-05-03 13:24:08 -0500726
727/*
728 * For some CCSR devices, we only have the virtual address, not the physical
729 * address. This is because we map CCSR as a whole, so we typically don't need
730 * a macro for the physical address of any device within CCSR. In this case,
731 * we calculate the physical address of that device using it's the difference
732 * between the virtual address of the device and the virtual address of the
733 * beginning of CCSR.
734 */
735#define CCSR_VIRT_TO_PHYS(x) \
736 (CONFIG_SYS_CCSRBAR_PHYS + ((x) - CONFIG_SYS_CCSRBAR))
737
Timur Tabicc15df52011-11-16 13:28:34 -0600738static void msg(const char *name, uint64_t uaddr, uint64_t daddr)
739{
740 printf("Warning: U-Boot configured %s at address %llx,\n"
741 "but the device tree has it at %llx\n", name, uaddr, daddr);
742}
743
Timur Tabi90f89f02011-05-03 13:24:08 -0500744/*
745 * Verify the device tree
746 *
747 * This function compares several CONFIG_xxx macros that contain physical
748 * addresses with the corresponding nodes in the device tree, to see if
749 * the physical addresses are all correct. For example, if
750 * CONFIG_SYS_NS16550_COM1 is defined, then it contains the virtual address
751 * of the first UART. We convert this to a physical address and compare
752 * that with the physical address of the first ns16550-compatible node
753 * in the device tree. If they don't match, then we display a warning.
754 *
755 * Returns 1 on success, 0 on failure
756 */
757int ft_verify_fdt(void *fdt)
758{
Timur Tabicc15df52011-11-16 13:28:34 -0600759 uint64_t addr = 0;
Timur Tabi90f89f02011-05-03 13:24:08 -0500760 int aliases;
761 int off;
762
763 /* First check the CCSR base address */
764 off = fdt_node_offset_by_prop_value(fdt, -1, "device_type", "soc", 4);
765 if (off > 0)
Timur Tabicc15df52011-11-16 13:28:34 -0600766 addr = fdt_get_base_address(fdt, off);
Timur Tabi90f89f02011-05-03 13:24:08 -0500767
Timur Tabicc15df52011-11-16 13:28:34 -0600768 if (!addr) {
Timur Tabi90f89f02011-05-03 13:24:08 -0500769 printf("Warning: could not determine base CCSR address in "
770 "device tree\n");
771 /* No point in checking anything else */
772 return 0;
773 }
774
Timur Tabicc15df52011-11-16 13:28:34 -0600775 if (addr != CONFIG_SYS_CCSRBAR_PHYS) {
776 msg("CCSR", CONFIG_SYS_CCSRBAR_PHYS, addr);
Timur Tabi90f89f02011-05-03 13:24:08 -0500777 /* No point in checking anything else */
778 return 0;
779 }
780
781 /*
Timur Tabicc15df52011-11-16 13:28:34 -0600782 * Check some nodes via aliases. We assume that U-Boot and the device
783 * tree enumerate the devices equally. E.g. the first serial port in
784 * U-Boot is the same as "serial0" in the device tree.
Timur Tabi90f89f02011-05-03 13:24:08 -0500785 */
786 aliases = fdt_path_offset(fdt, "/aliases");
787 if (aliases > 0) {
788#ifdef CONFIG_SYS_NS16550_COM1
789 if (!fdt_verify_alias_address(fdt, aliases, "serial0",
790 CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM1)))
791 return 0;
792#endif
793
794#ifdef CONFIG_SYS_NS16550_COM2
795 if (!fdt_verify_alias_address(fdt, aliases, "serial1",
796 CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM2)))
797 return 0;
798#endif
799 }
800
Timur Tabicc15df52011-11-16 13:28:34 -0600801 /*
802 * The localbus node is typically a root node, even though the lbc
803 * controller is part of CCSR. If we were to put the lbc node under
804 * the SOC node, then the 'ranges' property in the lbc node would
805 * translate through the 'ranges' property of the parent SOC node, and
806 * we don't want that. Since it's a separate node, it's possible for
807 * the 'reg' property to be wrong, so check it here. For now, we
808 * only check for "fsl,elbc" nodes.
809 */
810#ifdef CONFIG_SYS_LBC_ADDR
811 off = fdt_node_offset_by_compatible(fdt, -1, "fsl,elbc");
812 if (off > 0) {
Kim Phillips8aa5ec62013-01-16 14:00:11 +0000813 const fdt32_t *reg = fdt_getprop(fdt, off, "reg", NULL);
Timur Tabicc15df52011-11-16 13:28:34 -0600814 if (reg) {
815 uint64_t uaddr = CCSR_VIRT_TO_PHYS(CONFIG_SYS_LBC_ADDR);
816
817 addr = fdt_translate_address(fdt, off, reg);
818 if (uaddr != addr) {
819 msg("the localbus", uaddr, addr);
820 return 0;
821 }
822 }
823 }
824#endif
825
Timur Tabi90f89f02011-05-03 13:24:08 -0500826 return 1;
827}
Zhao Qiangd4683772015-08-28 10:31:50 +0800828
829void fdt_del_diu(void *blob)
830{
831 int nodeoff = 0;
832
833 while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
834 "fsl,diu")) >= 0) {
835 fdt_del_node(blob, nodeoff);
836 }
837}