blob: 251840255b5c927d139a2174b04bbddbb0e0091a [file] [log] [blame]
Eran Libertyf046ccd2005-07-28 10:08:46 -05001/*
York Sund29d17d2011-08-26 11:32:44 -07002 * Copyright 2004-2011 Freescale Semiconductor, Inc.
Jon Loeligerde1d0a62005-08-01 13:20:47 -05003 *
Dave Liuf6eda7f2006-10-25 14:41:21 -05004 * MPC83xx Internal Memory Map
5 *
Dave Liue0803132006-12-07 21:11:58 +08006 * Contributors:
7 * Dave Liu <daveliu@freescale.com>
8 * Tanya Jiang <tanya.jiang@freescale.com>
9 * Mandy Lavi <mandy.lavi@freescale.com>
10 * Eran Liberty <liberty@freescale.com>
Dave Liuf6eda7f2006-10-25 14:41:21 -050011 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020012 * SPDX-License-Identifier: GPL-2.0+
Eran Libertyf046ccd2005-07-28 10:08:46 -050013 */
Dave Liuf6eda7f2006-10-25 14:41:21 -050014#ifndef __IMMAP_83xx__
15#define __IMMAP_83xx__
Eran Libertyf046ccd2005-07-28 10:08:46 -050016
York Sun9a17eb52013-11-18 10:29:32 -080017#include <fsl_immap.h>
Eran Libertyf046ccd2005-07-28 10:08:46 -050018#include <asm/types.h>
Timur Tabibe5e6182006-11-03 19:15:00 -060019#include <asm/fsl_i2c.h>
Ben Warren04a9e112008-01-16 22:37:35 -050020#include <asm/mpc8xxx_spi.h>
Haiying Wang4e190b02008-10-29 11:05:55 -040021#include <asm/fsl_lbc.h>
Peter Tysere94e4602009-06-30 17:15:51 -050022#include <asm/fsl_dma.h>
Eran Libertyf046ccd2005-07-28 10:08:46 -050023
Jon Loeligerde1d0a62005-08-01 13:20:47 -050024/*
Dave Liue0803132006-12-07 21:11:58 +080025 * Local Access Window
Eran Libertyf046ccd2005-07-28 10:08:46 -050026 */
Dave Liuf6eda7f2006-10-25 14:41:21 -050027typedef struct law83xx {
Dave Liub7016522006-10-31 19:25:38 -060028 u32 bar; /* LBIU local access window base address register */
Dave Liub7016522006-10-31 19:25:38 -060029 u32 ar; /* LBIU local access window attribute register */
Dave Liuf6eda7f2006-10-25 14:41:21 -050030} law83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -050031
Jon Loeligerde1d0a62005-08-01 13:20:47 -050032/*
Dave Liue0803132006-12-07 21:11:58 +080033 * System configuration registers
Eran Libertyf046ccd2005-07-28 10:08:46 -050034 */
Dave Liuf6eda7f2006-10-25 14:41:21 -050035typedef struct sysconf83xx {
Dave Liub7016522006-10-31 19:25:38 -060036 u32 immrbar; /* Internal memory map base address register */
Eran Libertyf046ccd2005-07-28 10:08:46 -050037 u8 res0[0x04];
Dave Liub7016522006-10-31 19:25:38 -060038 u32 altcbar; /* Alternate configuration base address register */
Eran Libertyf046ccd2005-07-28 10:08:46 -050039 u8 res1[0x14];
Dave Liub7016522006-10-31 19:25:38 -060040 law83xx_t lblaw[4]; /* LBIU local access window */
Eran Libertyf046ccd2005-07-28 10:08:46 -050041 u8 res2[0x20];
Dave Liub7016522006-10-31 19:25:38 -060042 law83xx_t pcilaw[2]; /* PCI local access window */
Anton Vorontsovfd6646c2009-01-08 04:26:12 +030043 u8 res3[0x10];
44 law83xx_t pcielaw[2]; /* PCI Express local access window */
45 u8 res4[0x10];
Dave Liub7016522006-10-31 19:25:38 -060046 law83xx_t ddrlaw[2]; /* DDR local access window */
Anton Vorontsovfd6646c2009-01-08 04:26:12 +030047 u8 res5[0x50];
Dave Liub7016522006-10-31 19:25:38 -060048 u32 sgprl; /* System General Purpose Register Low */
49 u32 sgprh; /* System General Purpose Register High */
50 u32 spridr; /* System Part and Revision ID Register */
Anton Vorontsovfd6646c2009-01-08 04:26:12 +030051 u8 res6[0x04];
Dave Liub7016522006-10-31 19:25:38 -060052 u32 spcr; /* System Priority Configuration Register */
Dave Liue0803132006-12-07 21:11:58 +080053 u32 sicrl; /* System I/O Configuration Register Low */
54 u32 sicrh; /* System I/O Configuration Register High */
Anton Vorontsovfd6646c2009-01-08 04:26:12 +030055 u8 res7[0x04];
Nick Spence002d27c2008-08-22 23:52:40 -070056 u32 sidcr0; /* System I/O Delay Configuration Register 0 */
57 u32 sidcr1; /* System I/O Delay Configuration Register 1 */
Dave Liu24c3aca2006-12-07 21:13:15 +080058 u32 ddrcdr; /* DDR Control Driver Register */
59 u32 ddrdsr; /* DDR Debug Status Register */
Dave Liu03051c32007-09-18 12:36:11 +080060 u32 obir; /* Output Buffer Impedance Register */
Anton Vorontsovfd6646c2009-01-08 04:26:12 +030061 u8 res8[0xC];
62 u32 pecr1; /* PCI Express control register 1 */
Gerlando Falauto8afad912012-10-10 22:13:07 +000063#if defined(CONFIG_MPC830x)
64 u32 sdhccr; /* eSDHC Control Registers for MPC830x */
Ilya Yanok7c619dd2010-06-28 16:44:33 +040065#else
Anton Vorontsovfd6646c2009-01-08 04:26:12 +030066 u32 pecr2; /* PCI Express control register 2 */
Ilya Yanok7c619dd2010-06-28 16:44:33 +040067#endif
Gerlando Falautoa88731a2012-10-10 22:13:08 +000068#if defined(CONFIG_MPC8309)
69 u32 can_dbg_ctrl;
70 u32 res9a;
71 u32 gpr1;
72 u8 res9b[0xAC];
73#else
Anton Vorontsovfd6646c2009-01-08 04:26:12 +030074 u8 res9[0xB8];
Gerlando Falautoa88731a2012-10-10 22:13:08 +000075#endif
Dave Liuf6eda7f2006-10-25 14:41:21 -050076} sysconf83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -050077
Jon Loeligerde1d0a62005-08-01 13:20:47 -050078/*
Eran Libertyf046ccd2005-07-28 10:08:46 -050079 * Watch Dog Timer (WDT) Registers
80 */
Dave Liuf6eda7f2006-10-25 14:41:21 -050081typedef struct wdt83xx {
Jon Loeligerde1d0a62005-08-01 13:20:47 -050082 u8 res0[4];
Dave Liub7016522006-10-31 19:25:38 -060083 u32 swcrr; /* System watchdog control register */
84 u32 swcnr; /* System watchdog count register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -050085 u8 res1[2];
Dave Liub7016522006-10-31 19:25:38 -060086 u16 swsrr; /* System watchdog service register */
Eran Libertyf046ccd2005-07-28 10:08:46 -050087 u8 res2[0xF0];
Dave Liuf6eda7f2006-10-25 14:41:21 -050088} wdt83xx_t;
Jon Loeligerde1d0a62005-08-01 13:20:47 -050089
Eran Libertyf046ccd2005-07-28 10:08:46 -050090/*
91 * RTC/PIT Module Registers
92 */
Dave Liuf6eda7f2006-10-25 14:41:21 -050093typedef struct rtclk83xx {
Dave Liub7016522006-10-31 19:25:38 -060094 u32 cnr; /* control register */
Dave Liub7016522006-10-31 19:25:38 -060095 u32 ldr; /* load register */
Dave Liub7016522006-10-31 19:25:38 -060096 u32 psr; /* prescale register */
Dave Liue0803132006-12-07 21:11:58 +080097 u32 ctr; /* counter value field register */
Dave Liub7016522006-10-31 19:25:38 -060098 u32 evr; /* event register */
Dave Liub7016522006-10-31 19:25:38 -060099 u32 alr; /* alarm register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500100 u8 res0[0xE8];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500101} rtclk83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500102
103/*
Dave Liue0803132006-12-07 21:11:58 +0800104 * Global timer module
Eran Libertyf046ccd2005-07-28 10:08:46 -0500105 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500106typedef struct gtm83xx {
Dave Liue0803132006-12-07 21:11:58 +0800107 u8 cfr1; /* Timer1/2 Configuration */
Dave Liub7016522006-10-31 19:25:38 -0600108 u8 res0[3];
Dave Liue0803132006-12-07 21:11:58 +0800109 u8 cfr2; /* Timer3/4 Configuration */
Kim Phillips63063cc2011-08-14 23:09:39 -0500110 u8 res1[11];
Dave Liue0803132006-12-07 21:11:58 +0800111 u16 mdr1; /* Timer1 Mode Register */
112 u16 mdr2; /* Timer2 Mode Register */
113 u16 rfr1; /* Timer1 Reference Register */
114 u16 rfr2; /* Timer2 Reference Register */
115 u16 cpr1; /* Timer1 Capture Register */
116 u16 cpr2; /* Timer2 Capture Register */
117 u16 cnr1; /* Timer1 Counter Register */
118 u16 cnr2; /* Timer2 Counter Register */
119 u16 mdr3; /* Timer3 Mode Register */
120 u16 mdr4; /* Timer4 Mode Register */
121 u16 rfr3; /* Timer3 Reference Register */
122 u16 rfr4; /* Timer4 Reference Register */
123 u16 cpr3; /* Timer3 Capture Register */
124 u16 cpr4; /* Timer4 Capture Register */
125 u16 cnr3; /* Timer3 Counter Register */
126 u16 cnr4; /* Timer4 Counter Register */
127 u16 evr1; /* Timer1 Event Register */
128 u16 evr2; /* Timer2 Event Register */
129 u16 evr3; /* Timer3 Event Register */
130 u16 evr4; /* Timer4 Event Register */
131 u16 psr1; /* Timer1 Prescaler Register */
132 u16 psr2; /* Timer2 Prescaler Register */
133 u16 psr3; /* Timer3 Prescaler Register */
134 u16 psr4; /* Timer4 Prescaler Register */
Dave Liub7016522006-10-31 19:25:38 -0600135 u8 res[0xC0];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500136} gtm83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500137
138/*
139 * Integrated Programmable Interrupt Controller
140 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500141typedef struct ipic83xx {
Dave Liue0803132006-12-07 21:11:58 +0800142 u32 sicfr; /* System Global Interrupt Configuration Register */
143 u32 sivcr; /* System Global Interrupt Vector Register */
144 u32 sipnr_h; /* System Internal Interrupt Pending Register - High */
145 u32 sipnr_l; /* System Internal Interrupt Pending Register - Low */
146 u32 siprr_a; /* System Internal Interrupt Group A Priority Register */
Joe Hershberger4713db62011-10-11 21:46:04 -0500147 u32 siprr_b; /* System Internal Interrupt Group B Priority Register */
148 u32 siprr_c; /* System Internal Interrupt Group C Priority Register */
Dave Liue0803132006-12-07 21:11:58 +0800149 u32 siprr_d; /* System Internal Interrupt Group D Priority Register */
150 u32 simsr_h; /* System Internal Interrupt Mask Register - High */
151 u32 simsr_l; /* System Internal Interrupt Mask Register - Low */
Joe Hershberger4713db62011-10-11 21:46:04 -0500152 u32 sicnr; /* System Internal Interrupt Control Register */
Dave Liue0803132006-12-07 21:11:58 +0800153 u32 sepnr; /* System External Interrupt Pending Register */
154 u32 smprr_a; /* System Mixed Interrupt Group A Priority Register */
155 u32 smprr_b; /* System Mixed Interrupt Group B Priority Register */
156 u32 semsr; /* System External Interrupt Mask Register */
157 u32 secnr; /* System External Interrupt Control Register */
158 u32 sersr; /* System Error Status Register */
159 u32 sermr; /* System Error Mask Register */
160 u32 sercr; /* System Error Control Register */
Joe Hershberger4713db62011-10-11 21:46:04 -0500161 u32 sepcr; /* System External Interrupt Polarity Control Register */
Dave Liue0803132006-12-07 21:11:58 +0800162 u32 sifcr_h; /* System Internal Interrupt Force Register - High */
163 u32 sifcr_l; /* System Internal Interrupt Force Register - Low */
164 u32 sefcr; /* System External Interrupt Force Register */
165 u32 serfr; /* System Error Force Register */
Dave Liub7016522006-10-31 19:25:38 -0600166 u32 scvcr; /* System Critical Interrupt Vector Register */
Dave Liub7016522006-10-31 19:25:38 -0600167 u32 smvcr; /* System Management Interrupt Vector Register */
Joe Hershberger4713db62011-10-11 21:46:04 -0500168 u8 res[0x98];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500169} ipic83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500170
171/*
172 * System Arbiter Registers
173 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500174typedef struct arbiter83xx {
Dave Liub7016522006-10-31 19:25:38 -0600175 u32 acr; /* Arbiter Configuration Register */
Dave Liub7016522006-10-31 19:25:38 -0600176 u32 atr; /* Arbiter Timers Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500177 u8 res[4];
Dave Liue0803132006-12-07 21:11:58 +0800178 u32 aer; /* Arbiter Event Register */
179 u32 aidr; /* Arbiter Interrupt Definition Register */
180 u32 amr; /* Arbiter Mask Register */
Dave Liub7016522006-10-31 19:25:38 -0600181 u32 aeatr; /* Arbiter Event Attributes Register */
Dave Liub7016522006-10-31 19:25:38 -0600182 u32 aeadr; /* Arbiter Event Address Register */
Dave Liue0803132006-12-07 21:11:58 +0800183 u32 aerr; /* Arbiter Event Response Register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500184 u8 res1[0xDC];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500185} arbiter83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500186
187/*
188 * Reset Module
189 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500190typedef struct reset83xx {
Dave Liue0803132006-12-07 21:11:58 +0800191 u32 rcwl; /* Reset Configuration Word Low Register */
192 u32 rcwh; /* Reset Configuration Word High Register */
Dave Liub7016522006-10-31 19:25:38 -0600193 u8 res0[8];
Dave Liue0803132006-12-07 21:11:58 +0800194 u32 rsr; /* Reset Status Register */
195 u32 rmr; /* Reset Mode Register */
196 u32 rpr; /* Reset protection Register */
197 u32 rcr; /* Reset Control Register */
198 u32 rcer; /* Reset Control Enable Register */
Dave Liub7016522006-10-31 19:25:38 -0600199 u8 res1[0xDC];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500200} reset83xx_t;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500201
Dave Liue0803132006-12-07 21:11:58 +0800202/*
203 * Clock Module
204 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500205typedef struct clk83xx {
Dave Liue0803132006-12-07 21:11:58 +0800206 u32 spmr; /* system PLL mode Register */
207 u32 occr; /* output clock control Register */
208 u32 sccr; /* system clock control Register */
Dave Liub7016522006-10-31 19:25:38 -0600209 u8 res0[0xF4];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500210} clk83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500211
212/*
213 * Power Management Control Module
214 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500215typedef struct pmc83xx {
Dave Liue0803132006-12-07 21:11:58 +0800216 u32 pmccr; /* PMC Configuration Register */
217 u32 pmcer; /* PMC Event Register */
218 u32 pmcmr; /* PMC Mask Register */
Scott Woodd87c57b2007-04-16 14:31:55 -0500219 u32 pmccr1; /* PMC Configuration Register 1 */
220 u32 pmccr2; /* PMC Configuration Register 2 */
221 u8 res0[0xEC];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500222} pmc83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500223
224/*
Dave Liue0803132006-12-07 21:11:58 +0800225 * General purpose I/O module
Eran Libertyf046ccd2005-07-28 10:08:46 -0500226 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500227typedef struct gpio83xx {
Dave Liub7016522006-10-31 19:25:38 -0600228 u32 dir; /* direction register */
229 u32 odr; /* open drain register */
230 u32 dat; /* data register */
231 u32 ier; /* interrupt event register */
232 u32 imr; /* interrupt mask register */
233 u32 icr; /* external interrupt control register */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500234 u8 res0[0xE8];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500235} gpio83xx_t;
Dave Liub7016522006-10-31 19:25:38 -0600236
Dave Liub7016522006-10-31 19:25:38 -0600237/*
238 * QE Ports Interrupts Registers
239 */
240typedef struct qepi83xx {
241 u8 res0[0xC];
242 u32 qepier; /* QE Ports Interrupt Event Register */
Dave Liub7016522006-10-31 19:25:38 -0600243 u32 qepimr; /* QE Ports Interrupt Mask Register */
Dave Liub7016522006-10-31 19:25:38 -0600244 u32 qepicr; /* QE Ports Interrupt Control Register */
Dave Liub7016522006-10-31 19:25:38 -0600245 u8 res1[0xE8];
246} qepi83xx_t;
247
248/*
Dave Liue0803132006-12-07 21:11:58 +0800249 * QE Parallel I/O Ports
Dave Liub7016522006-10-31 19:25:38 -0600250 */
251typedef struct gpio_n {
252 u32 podr; /* Open Drain Register */
253 u32 pdat; /* Data Register */
254 u32 dir1; /* direction register 1 */
255 u32 dir2; /* direction register 2 */
256 u32 ppar1; /* Pin Assignment Register 1 */
257 u32 ppar2; /* Pin Assignment Register 2 */
258} gpio_n_t;
259
Dave Liue0803132006-12-07 21:11:58 +0800260typedef struct qegpio83xx {
Dave Liub7016522006-10-31 19:25:38 -0600261 gpio_n_t ioport[0x7];
262 u8 res0[0x358];
Dave Liue0803132006-12-07 21:11:58 +0800263} qepio83xx_t;
Dave Liub7016522006-10-31 19:25:38 -0600264
265/*
266 * QE Secondary Bus Access Windows
267 */
Dave Liub7016522006-10-31 19:25:38 -0600268typedef struct qesba83xx {
269 u32 lbmcsar; /* Local bus memory controller start address */
Dave Liub7016522006-10-31 19:25:38 -0600270 u32 sdmcsar; /* Secondary DDR memory controller start address */
Dave Liub7016522006-10-31 19:25:38 -0600271 u8 res0[0x38];
272 u32 lbmcear; /* Local bus memory controller end address */
Dave Liub7016522006-10-31 19:25:38 -0600273 u32 sdmcear; /* Secondary DDR memory controller end address */
Dave Liub7016522006-10-31 19:25:38 -0600274 u8 res1[0x38];
Dave Liue0803132006-12-07 21:11:58 +0800275 u32 lbmcar; /* Local bus memory controller attributes */
Dave Liub7016522006-10-31 19:25:38 -0600276 u32 sdmcar; /* Secondary DDR memory controller attributes */
Dave Liue0803132006-12-07 21:11:58 +0800277 u8 res2[0x378];
Dave Liub7016522006-10-31 19:25:38 -0600278} qesba83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500279
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500280/*
York Sun9a17eb52013-11-18 10:29:32 -0800281 * DDR Memory Controller Memory Map for DDR1
282 * The structure of DDR2, or DDR3 is defined in fsl_immap.h
Eran Libertyf046ccd2005-07-28 10:08:46 -0500283 */
York Sun9a17eb52013-11-18 10:29:32 -0800284#if !defined(CONFIG_SYS_FSL_DDR2) && !defined(CONFIG_SYS_FSL_DDR3)
Dave Liub7016522006-10-31 19:25:38 -0600285typedef struct ddr_cs_bnds {
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500286 u32 csbnds;
Dave Liub7016522006-10-31 19:25:38 -0600287 u8 res0[4];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500288} ddr_cs_bnds_t;
289
Dave Liuf6eda7f2006-10-25 14:41:21 -0500290typedef struct ddr83xx {
Dave Liue0803132006-12-07 21:11:58 +0800291 ddr_cs_bnds_t csbnds[4];/* Chip Select x Memory Bounds */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500292 u8 res0[0x60];
Dave Liue0803132006-12-07 21:11:58 +0800293 u32 cs_config[4]; /* Chip Select x Configuration */
Dave Liu24c3aca2006-12-07 21:13:15 +0800294 u8 res1[0x70];
295 u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
296 u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
Dave Liue0803132006-12-07 21:11:58 +0800297 u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
298 u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
299 u32 sdram_cfg; /* SDRAM Control Configuration */
Dave Liu24c3aca2006-12-07 21:13:15 +0800300 u32 sdram_cfg2; /* SDRAM Control Configuration 2 */
Dave Liue0803132006-12-07 21:11:58 +0800301 u32 sdram_mode; /* SDRAM Mode Configuration */
Dave Liu24c3aca2006-12-07 21:13:15 +0800302 u32 sdram_mode2; /* SDRAM Mode Configuration 2 */
303 u32 sdram_md_cntl; /* SDRAM Mode Control */
Dave Liue0803132006-12-07 21:11:58 +0800304 u32 sdram_interval; /* SDRAM Interval Configuration */
Dave Liu24c3aca2006-12-07 21:13:15 +0800305 u32 ddr_data_init; /* SDRAM Data Initialization */
306 u8 res2[4];
307 u32 sdram_clk_cntl; /* SDRAM Clock Control */
308 u8 res3[0x14];
309 u32 ddr_init_addr; /* DDR training initialization address */
310 u32 ddr_init_ext_addr; /* DDR training initialization extended address */
311 u8 res4[0xAA8];
312 u32 ddr_ip_rev1; /* DDR IP block revision 1 */
313 u32 ddr_ip_rev2; /* DDR IP block revision 2 */
314 u8 res5[0x200];
Dave Liue0803132006-12-07 21:11:58 +0800315 u32 data_err_inject_hi; /* Memory Data Path Error Injection Mask High */
316 u32 data_err_inject_lo; /* Memory Data Path Error Injection Mask Low */
317 u32 ecc_err_inject; /* Memory Data Path Error Injection Mask ECC */
Dave Liu24c3aca2006-12-07 21:13:15 +0800318 u8 res6[0x14];
Dave Liue0803132006-12-07 21:11:58 +0800319 u32 capture_data_hi; /* Memory Data Path Read Capture High */
320 u32 capture_data_lo; /* Memory Data Path Read Capture Low */
321 u32 capture_ecc; /* Memory Data Path Read Capture ECC */
Dave Liu24c3aca2006-12-07 21:13:15 +0800322 u8 res7[0x14];
Dave Liue0803132006-12-07 21:11:58 +0800323 u32 err_detect; /* Memory Error Detect */
324 u32 err_disable; /* Memory Error Disable */
325 u32 err_int_en; /* Memory Error Interrupt Enable */
326 u32 capture_attributes; /* Memory Error Attributes Capture */
327 u32 capture_address; /* Memory Error Address Capture */
328 u32 capture_ext_address;/* Memory Error Extended Address Capture */
329 u32 err_sbe; /* Memory Single-Bit ECC Error Management */
Dave Liu24c3aca2006-12-07 21:13:15 +0800330 u8 res8[0xA4];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500331 u32 debug_reg;
Dave Liu24c3aca2006-12-07 21:13:15 +0800332 u8 res9[0xFC];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500333} ddr83xx_t;
York Sund29d17d2011-08-26 11:32:44 -0700334#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500335
336/*
Eran Libertyf046ccd2005-07-28 10:08:46 -0500337 * DUART
338 */
Dave Liub7016522006-10-31 19:25:38 -0600339typedef struct duart83xx {
Dave Liue0803132006-12-07 21:11:58 +0800340 u8 urbr_ulcr_udlb; /* combined register for URBR, UTHR and UDLB */
341 u8 uier_udmb; /* combined register for UIER and UDMB */
342 u8 uiir_ufcr_uafr; /* combined register for UIIR, UFCR and UAFR */
343 u8 ulcr; /* line control register */
344 u8 umcr; /* MODEM control register */
345 u8 ulsr; /* line status register */
346 u8 umsr; /* MODEM status register */
347 u8 uscr; /* scratch register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500348 u8 res0[8];
Dave Liue0803132006-12-07 21:11:58 +0800349 u8 udsr; /* DMA status register */
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500350 u8 res1[3];
351 u8 res2[0xEC];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500352} duart83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500353
354/*
Marian Balakowicz61f25152006-03-14 16:14:48 +0100355 * DMA/Messaging Unit
356 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500357typedef struct dma83xx {
Dave Liub7016522006-10-31 19:25:38 -0600358 u32 res0[0xC]; /* 0x0-0x29 reseverd */
359 u32 omisr; /* 0x30 Outbound message interrupt status register */
360 u32 omimr; /* 0x34 Outbound message interrupt mask register */
361 u32 res1[0x6]; /* 0x38-0x49 reserved */
Dave Liub7016522006-10-31 19:25:38 -0600362 u32 imr0; /* 0x50 Inbound message register 0 */
363 u32 imr1; /* 0x54 Inbound message register 1 */
364 u32 omr0; /* 0x58 Outbound message register 0 */
365 u32 omr1; /* 0x5C Outbound message register 1 */
Dave Liub7016522006-10-31 19:25:38 -0600366 u32 odr; /* 0x60 Outbound doorbell register */
367 u32 res2; /* 0x64-0x67 reserved */
368 u32 idr; /* 0x68 Inbound doorbell register */
369 u32 res3[0x5]; /* 0x6C-0x79 reserved */
Dave Liub7016522006-10-31 19:25:38 -0600370 u32 imisr; /* 0x80 Inbound message interrupt status register */
371 u32 imimr; /* 0x84 Inbound message interrupt mask register */
372 u32 res4[0x1E]; /* 0x88-0x99 reserved */
Peter Tysere94e4602009-06-30 17:15:51 -0500373 struct fsl_dma dma[4];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500374} dma83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500375
376/*
377 * PCI Software Configuration Registers
378 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500379typedef struct pciconf83xx {
Dave Liub7016522006-10-31 19:25:38 -0600380 u32 config_address;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500381 u32 config_data;
382 u32 int_ack;
Dave Liub7016522006-10-31 19:25:38 -0600383 u8 res[116];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500384} pciconf83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500385
386/*
387 * PCI Outbound Translation Register
388 */
389typedef struct pci_outbound_window {
Dave Liub7016522006-10-31 19:25:38 -0600390 u32 potar;
391 u8 res0[4];
392 u32 pobar;
393 u8 res1[4];
394 u32 pocmr;
395 u8 res2[4];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500396} pot83xx_t;
Dave Liub7016522006-10-31 19:25:38 -0600397
Eran Libertyf046ccd2005-07-28 10:08:46 -0500398/*
399 * Sequencer
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500400 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500401typedef struct ios83xx {
Dave Liub7016522006-10-31 19:25:38 -0600402 pot83xx_t pot[6];
Dave Liub7016522006-10-31 19:25:38 -0600403 u8 res0[0x60];
404 u32 pmcr;
405 u8 res1[4];
406 u32 dtcr;
407 u8 res2[4];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500408} ios83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500409
410/*
411 * PCI Controller Control and Status Registers
412 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500413typedef struct pcictrl83xx {
Dave Liub7016522006-10-31 19:25:38 -0600414 u32 esr;
Dave Liub7016522006-10-31 19:25:38 -0600415 u32 ecdr;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500416 u32 eer;
Dave Liub7016522006-10-31 19:25:38 -0600417 u32 eatcr;
Dave Liub7016522006-10-31 19:25:38 -0600418 u32 eacr;
419 u32 eeacr;
Dave Liub7016522006-10-31 19:25:38 -0600420 u32 edlcr;
421 u32 edhcr;
Dave Liub7016522006-10-31 19:25:38 -0600422 u32 gcr;
423 u32 ecr;
424 u32 gsr;
425 u8 res0[12];
426 u32 pitar2;
427 u8 res1[4];
428 u32 pibar2;
429 u32 piebar2;
430 u32 piwar2;
431 u8 res2[4];
432 u32 pitar1;
433 u8 res3[4];
434 u32 pibar1;
435 u32 piebar1;
436 u32 piwar1;
437 u8 res4[4];
438 u32 pitar0;
439 u8 res5[4];
440 u32 pibar0;
441 u8 res6[4];
442 u32 piwar0;
443 u8 res7[132];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500444} pcictrl83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500445
446/*
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500447 * USB
Eran Libertyf046ccd2005-07-28 10:08:46 -0500448 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500449typedef struct usb83xx {
Scott Woodd87c57b2007-04-16 14:31:55 -0500450 u8 fixme[0x1000];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500451} usb83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500452
453/*
454 * TSEC
455 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500456typedef struct tsec83xx {
Eran Libertyf046ccd2005-07-28 10:08:46 -0500457 u8 fixme[0x1000];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500458} tsec83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500459
460/*
461 * Security
462 */
Dave Liuf6eda7f2006-10-25 14:41:21 -0500463typedef struct security83xx {
Eran Libertyf046ccd2005-07-28 10:08:46 -0500464 u8 fixme[0x10000];
Dave Liuf6eda7f2006-10-25 14:41:21 -0500465} security83xx_t;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500466
Dave Liu03051c32007-09-18 12:36:11 +0800467/*
468 * PCI Express
469 */
Anton Vorontsovfd6646c2009-01-08 04:26:12 +0300470struct pex_inbound_window {
471 u32 ar;
472 u32 tar;
473 u32 barl;
474 u32 barh;
475};
476
477struct pex_outbound_window {
478 u32 ar;
479 u32 bar;
480 u32 tarl;
481 u32 tarh;
482};
483
484struct pex_csb_bridge {
485 u32 pex_csb_ver;
486 u32 pex_csb_cab;
487 u32 pex_csb_ctrl;
488 u8 res0[8];
489 u32 pex_dms_dstmr;
490 u8 res1[4];
491 u32 pex_cbs_stat;
492 u8 res2[0x20];
493 u32 pex_csb_obctrl;
494 u32 pex_csb_obstat;
495 u8 res3[0x98];
496 u32 pex_csb_ibctrl;
497 u32 pex_csb_ibstat;
498 u8 res4[0xb8];
499 u32 pex_wdma_ctrl;
500 u32 pex_wdma_addr;
501 u32 pex_wdma_stat;
502 u8 res5[0x94];
503 u32 pex_rdma_ctrl;
504 u32 pex_rdma_addr;
505 u32 pex_rdma_stat;
506 u8 res6[0xd4];
507 u32 pex_ombcr;
508 u32 pex_ombdr;
509 u8 res7[0x38];
510 u32 pex_imbcr;
511 u32 pex_imbdr;
512 u8 res8[0x38];
513 u32 pex_int_enb;
514 u32 pex_int_stat;
515 u32 pex_int_apio_vec1;
516 u32 pex_int_apio_vec2;
517 u8 res9[0x10];
518 u32 pex_int_ppio_vec1;
519 u32 pex_int_ppio_vec2;
520 u32 pex_int_wdma_vec1;
521 u32 pex_int_wdma_vec2;
522 u32 pex_int_rdma_vec1;
523 u32 pex_int_rdma_vec2;
524 u32 pex_int_misc_vec;
525 u8 res10[4];
526 u32 pex_int_axi_pio_enb;
527 u32 pex_int_axi_wdma_enb;
528 u32 pex_int_axi_rdma_enb;
529 u32 pex_int_axi_misc_enb;
530 u32 pex_int_axi_pio_stat;
531 u32 pex_int_axi_wdma_stat;
532 u32 pex_int_axi_rdma_stat;
533 u32 pex_int_axi_misc_stat;
534 u8 res11[0xa0];
535 struct pex_outbound_window pex_outbound_win[4];
536 u8 res12[0x100];
537 u32 pex_epiwtar0;
538 u32 pex_epiwtar1;
539 u32 pex_epiwtar2;
540 u32 pex_epiwtar3;
541 u8 res13[0x70];
542 struct pex_inbound_window pex_inbound_win[4];
543};
544
Dave Liu03051c32007-09-18 12:36:11 +0800545typedef struct pex83xx {
Anton Vorontsovfd6646c2009-01-08 04:26:12 +0300546 u8 pex_cfg_header[0x404];
547 u32 pex_ltssm_stat;
548 u8 res0[0x30];
549 u32 pex_ack_replay_timeout;
550 u8 res1[4];
551 u32 pex_gclk_ratio;
552 u8 res2[0xc];
553 u32 pex_pm_timer;
554 u32 pex_pme_timeout;
555 u8 res3[4];
556 u32 pex_aspm_req_timer;
557 u8 res4[0x18];
558 u32 pex_ssvid_update;
559 u8 res5[0x34];
560 u32 pex_cfg_ready;
561 u8 res6[0x24];
562 u32 pex_bar_sizel;
563 u8 res7[4];
564 u32 pex_bar_sel;
565 u8 res8[0x20];
566 u32 pex_bar_pf;
567 u8 res9[0x88];
568 u32 pex_pme_to_ack_tor;
569 u8 res10[0xc];
570 u32 pex_ss_intr_mask;
571 u8 res11[0x25c];
572 struct pex_csb_bridge bridge;
573 u8 res12[0x160];
Dave Liu03051c32007-09-18 12:36:11 +0800574} pex83xx_t;
575
576/*
577 * SATA
578 */
579typedef struct sata83xx {
580 u8 fixme[0x1000];
581} sata83xx_t;
582
583/*
584 * eSDHC
585 */
586typedef struct sdhc83xx {
587 u8 fixme[0x1000];
588} sdhc83xx_t;
589
590/*
591 * SerDes
592 */
593typedef struct serdes83xx {
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400594 u32 srdscr0;
595 u32 srdscr1;
596 u32 srdscr2;
597 u32 srdscr3;
598 u32 srdscr4;
599 u8 res0[0xc];
600 u32 srdsrstctl;
601 u8 res1[0xdc];
Dave Liu03051c32007-09-18 12:36:11 +0800602} serdes83xx_t;
603
604/*
605 * On Chip ROM
606 */
607typedef struct rom83xx {
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000608#if defined(CONFIG_MPC8309)
609 u8 mem[0x8000];
610#else
Dave Liu03051c32007-09-18 12:36:11 +0800611 u8 mem[0x10000];
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000612#endif
Dave Liu03051c32007-09-18 12:36:11 +0800613} rom83xx_t;
614
Dave Liu555da612007-09-18 12:36:58 +0800615/*
616 * TDM
617 */
618typedef struct tdm83xx {
619 u8 fixme[0x200];
620} tdm83xx_t;
621
622/*
623 * TDM DMAC
624 */
625typedef struct tdmdmac83xx {
626 u8 fixme[0x2000];
627} tdmdmac83xx_t;
628
Peter Tyser2c7920a2009-05-22 17:23:25 -0500629#if defined(CONFIG_MPC834x)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500630typedef struct immap {
Dave Liue0803132006-12-07 21:11:58 +0800631 sysconf83xx_t sysconf; /* System configuration */
632 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
633 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
634 rtclk83xx_t pit; /* Periodic Interval Timer */
635 gtm83xx_t gtm[2]; /* Global Timers Module */
636 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
637 arbiter83xx_t arbiter; /* System Arbiter Registers */
638 reset83xx_t reset; /* Reset Module */
639 clk83xx_t clk; /* System Clock Module */
640 pmc83xx_t pmc; /* Power Management Control Module */
641 gpio83xx_t gpio[2]; /* General purpose I/O module */
642 u8 res0[0x200];
643 u8 dll_ddr[0x100];
644 u8 dll_lbc[0x100];
645 u8 res1[0xE00];
York Sun5614e712013-09-30 09:22:09 -0700646#if defined(CONFIG_SYS_FSL_DDR2) || defined(CONFIG_SYS_FSL_DDR3)
York Sun9a17eb52013-11-18 10:29:32 -0800647 struct ccsr_ddr ddr; /* DDR Memory Controller Memory */
York Sund29d17d2011-08-26 11:32:44 -0700648#else
649 ddr83xx_t ddr; /* DDR Memory Controller Memory */
650#endif
Dave Liue0803132006-12-07 21:11:58 +0800651 fsl_i2c_t i2c[2]; /* I2C Controllers */
652 u8 res2[0x1300];
653 duart83xx_t duart[2]; /* DUART */
654 u8 res3[0x900];
Becky Brucef51cdaf2010-06-17 11:37:20 -0500655 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
Dave Liue0803132006-12-07 21:11:58 +0800656 u8 res4[0x1000];
Ben Warren04a9e112008-01-16 22:37:35 -0500657 spi8xxx_t spi; /* Serial Peripheral Interface */
Dave Liue0803132006-12-07 21:11:58 +0800658 dma83xx_t dma; /* DMA */
659 pciconf83xx_t pci_conf[2]; /* PCI Software Configuration Registers */
660 ios83xx_t ios; /* Sequencer */
661 pcictrl83xx_t pci_ctrl[2]; /* PCI Controller Control and Status Registers */
662 u8 res5[0x19900];
Scott Woodd87c57b2007-04-16 14:31:55 -0500663 usb83xx_t usb[2];
664 tsec83xx_t tsec[2];
665 u8 res6[0xA000];
666 security83xx_t security;
667 u8 res7[0xC0000];
668} immap_t;
669
ramneek mehresh4e2e0df2013-10-19 19:33:04 +0530670#ifndef CONFIG_MPC834x
Valeriy Glushkovd89e1c32009-06-30 15:48:40 +0300671#ifdef CONFIG_HAS_FSL_MPH_USB
ramneek mehresh77354e92013-09-12 16:35:49 +0530672#define CONFIG_SYS_MPC83xx_USB1_OFFSET 0x22000 /* use the MPH controller */
673#define CONFIG_SYS_MPC83xx_USB2_OFFSET 0
Valeriy Glushkovd89e1c32009-06-30 15:48:40 +0300674#else
ramneek mehresh77354e92013-09-12 16:35:49 +0530675#define CONFIG_SYS_MPC83xx_USB1_OFFSET 0
676#define CONFIG_SYS_MPC83xx_USB2_OFFSET 0x23000 /* use the DR controller */
Valeriy Glushkovd89e1c32009-06-30 15:48:40 +0300677#endif
ramneek mehresh4e2e0df2013-10-19 19:33:04 +0530678#else
679#define CONFIG_SYS_MPC83xx_USB1_OFFSET 0x22000
680#define CONFIG_SYS_MPC83xx_USB2_OFFSET 0x23000
681#endif
Valeriy Glushkovd89e1c32009-06-30 15:48:40 +0300682
Dave Liu555da612007-09-18 12:36:58 +0800683#elif defined(CONFIG_MPC8313)
Scott Woodd87c57b2007-04-16 14:31:55 -0500684typedef struct immap {
685 sysconf83xx_t sysconf; /* System configuration */
686 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
687 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
688 rtclk83xx_t pit; /* Periodic Interval Timer */
689 gtm83xx_t gtm[2]; /* Global Timers Module */
690 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
691 arbiter83xx_t arbiter; /* System Arbiter Registers */
692 reset83xx_t reset; /* Reset Module */
693 clk83xx_t clk; /* System Clock Module */
694 pmc83xx_t pmc; /* Power Management Control Module */
695 gpio83xx_t gpio[1]; /* General purpose I/O module */
696 u8 res0[0x1300];
697 ddr83xx_t ddr; /* DDR Memory Controller Memory */
698 fsl_i2c_t i2c[2]; /* I2C Controllers */
699 u8 res1[0x1300];
700 duart83xx_t duart[2]; /* DUART */
701 u8 res2[0x900];
Becky Brucef51cdaf2010-06-17 11:37:20 -0500702 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
Scott Woodd87c57b2007-04-16 14:31:55 -0500703 u8 res3[0x1000];
Ben Warren04a9e112008-01-16 22:37:35 -0500704 spi8xxx_t spi; /* Serial Peripheral Interface */
Scott Woodd87c57b2007-04-16 14:31:55 -0500705 dma83xx_t dma; /* DMA */
706 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
707 u8 res4[0x80];
708 ios83xx_t ios; /* Sequencer */
709 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
710 u8 res5[0x1aa00];
711 usb83xx_t usb[1];
Dave Liue0803132006-12-07 21:11:58 +0800712 tsec83xx_t tsec[2];
713 u8 res6[0xA000];
714 security83xx_t security;
715 u8 res7[0xC0000];
Eran Libertyf046ccd2005-07-28 10:08:46 -0500716} immap_t;
717
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400718#elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315)
Dave Liu555da612007-09-18 12:36:58 +0800719typedef struct immap {
720 sysconf83xx_t sysconf; /* System configuration */
721 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
722 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
723 rtclk83xx_t pit; /* Periodic Interval Timer */
724 gtm83xx_t gtm[2]; /* Global Timers Module */
725 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
726 arbiter83xx_t arbiter; /* System Arbiter Registers */
727 reset83xx_t reset; /* Reset Module */
728 clk83xx_t clk; /* System Clock Module */
729 pmc83xx_t pmc; /* Power Management Control Module */
730 gpio83xx_t gpio[1]; /* General purpose I/O module */
731 u8 res0[0x1300];
732 ddr83xx_t ddr; /* DDR Memory Controller Memory */
733 fsl_i2c_t i2c[2]; /* I2C Controllers */
734 u8 res1[0x1300];
735 duart83xx_t duart[2]; /* DUART */
736 u8 res2[0x900];
Becky Brucef51cdaf2010-06-17 11:37:20 -0500737 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
Dave Liu555da612007-09-18 12:36:58 +0800738 u8 res3[0x1000];
Ben Warren04a9e112008-01-16 22:37:35 -0500739 spi8xxx_t spi; /* Serial Peripheral Interface */
Dave Liu555da612007-09-18 12:36:58 +0800740 dma83xx_t dma; /* DMA */
741 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
742 u8 res4[0x80];
743 ios83xx_t ios; /* Sequencer */
744 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
745 u8 res5[0xa00];
746 pex83xx_t pciexp[2]; /* PCI Express Controller */
747 u8 res6[0xb000];
748 tdm83xx_t tdm; /* TDM Controller */
749 u8 res7[0x1e00];
750 sata83xx_t sata[2]; /* SATA Controller */
751 u8 res8[0x9000];
752 usb83xx_t usb[1]; /* USB DR Controller */
753 tsec83xx_t tsec[2];
754 u8 res9[0x6000];
755 tdmdmac83xx_t tdmdmac; /* TDM DMAC */
756 u8 res10[0x2000];
757 security83xx_t security;
758 u8 res11[0xA3000];
759 serdes83xx_t serdes[1]; /* SerDes Registers */
760 u8 res12[0x1CF00];
761} immap_t;
762
Peter Tyser2c7920a2009-05-22 17:23:25 -0500763#elif defined(CONFIG_MPC837x)
Dave Liu03051c32007-09-18 12:36:11 +0800764typedef struct immap {
765 sysconf83xx_t sysconf; /* System configuration */
766 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
767 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
768 rtclk83xx_t pit; /* Periodic Interval Timer */
769 gtm83xx_t gtm[2]; /* Global Timers Module */
770 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
771 arbiter83xx_t arbiter; /* System Arbiter Registers */
772 reset83xx_t reset; /* Reset Module */
773 clk83xx_t clk; /* System Clock Module */
774 pmc83xx_t pmc; /* Power Management Control Module */
775 gpio83xx_t gpio[2]; /* General purpose I/O module */
776 u8 res0[0x1200];
777 ddr83xx_t ddr; /* DDR Memory Controller Memory */
778 fsl_i2c_t i2c[2]; /* I2C Controllers */
779 u8 res1[0x1300];
780 duart83xx_t duart[2]; /* DUART */
781 u8 res2[0x900];
Becky Brucef51cdaf2010-06-17 11:37:20 -0500782 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
Dave Liu03051c32007-09-18 12:36:11 +0800783 u8 res3[0x1000];
Ben Warren04a9e112008-01-16 22:37:35 -0500784 spi8xxx_t spi; /* Serial Peripheral Interface */
Dave Liu03051c32007-09-18 12:36:11 +0800785 dma83xx_t dma; /* DMA */
786 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
787 u8 res4[0x80];
788 ios83xx_t ios; /* Sequencer */
789 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
790 u8 res5[0xa00];
791 pex83xx_t pciexp[2]; /* PCI Express Controller */
792 u8 res6[0xd000];
793 sata83xx_t sata[4]; /* SATA Controller */
794 u8 res7[0x7000];
795 usb83xx_t usb[1]; /* USB DR Controller */
796 tsec83xx_t tsec[2];
797 u8 res8[0x8000];
798 sdhc83xx_t sdhc; /* SDHC Controller */
799 u8 res9[0x1000];
800 security83xx_t security;
801 u8 res10[0xA3000];
802 serdes83xx_t serdes[2]; /* SerDes Registers */
803 u8 res11[0xCE00];
804 rom83xx_t rom; /* On Chip ROM */
805} immap_t;
806
Dave Liue0803132006-12-07 21:11:58 +0800807#elif defined(CONFIG_MPC8360)
808typedef struct immap {
809 sysconf83xx_t sysconf; /* System configuration */
810 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
811 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
812 rtclk83xx_t pit; /* Periodic Interval Timer */
813 u8 res0[0x200];
814 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
815 arbiter83xx_t arbiter; /* System Arbiter Registers */
816 reset83xx_t reset; /* Reset Module */
817 clk83xx_t clk; /* System Clock Module */
818 pmc83xx_t pmc; /* Power Management Control Module */
819 qepi83xx_t qepi; /* QE Ports Interrupts Registers */
820 u8 res1[0x300];
821 u8 dll_ddr[0x100];
822 u8 dll_lbc[0x100];
823 u8 res2[0x200];
824 qepio83xx_t qepio; /* QE Parallel I/O ports */
825 qesba83xx_t qesba; /* QE Secondary Bus Access Windows */
826 u8 res3[0x400];
827 ddr83xx_t ddr; /* DDR Memory Controller Memory */
828 fsl_i2c_t i2c[2]; /* I2C Controllers */
829 u8 res4[0x1300];
830 duart83xx_t duart[2]; /* DUART */
831 u8 res5[0x900];
Becky Brucef51cdaf2010-06-17 11:37:20 -0500832 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
Dave Liue0803132006-12-07 21:11:58 +0800833 u8 res6[0x2000];
834 dma83xx_t dma; /* DMA */
835 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
836 u8 res7[128];
837 ios83xx_t ios; /* Sequencer (IOS) */
838 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
839 u8 res8[0x4A00];
840 ddr83xx_t ddr_secondary; /* Secondary DDR Memory Controller Memory Map */
841 u8 res9[0x22000];
842 security83xx_t security;
843 u8 res10[0xC0000];
844 u8 qe[0x100000]; /* QE block */
845} immap_t;
Dave Liu24c3aca2006-12-07 21:13:15 +0800846
Peter Tyser2c7920a2009-05-22 17:23:25 -0500847#elif defined(CONFIG_MPC832x)
Dave Liu24c3aca2006-12-07 21:13:15 +0800848typedef struct immap {
849 sysconf83xx_t sysconf; /* System configuration */
850 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
851 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
852 rtclk83xx_t pit; /* Periodic Interval Timer */
853 gtm83xx_t gtm[2]; /* Global Timers Module */
854 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
855 arbiter83xx_t arbiter; /* System Arbiter Registers */
856 reset83xx_t reset; /* Reset Module */
857 clk83xx_t clk; /* System Clock Module */
858 pmc83xx_t pmc; /* Power Management Control Module */
859 qepi83xx_t qepi; /* QE Ports Interrupts Registers */
860 u8 res0[0x300];
861 u8 dll_ddr[0x100];
862 u8 dll_lbc[0x100];
863 u8 res1[0x200];
864 qepio83xx_t qepio; /* QE Parallel I/O ports */
865 u8 res2[0x800];
866 ddr83xx_t ddr; /* DDR Memory Controller Memory */
867 fsl_i2c_t i2c[2]; /* I2C Controllers */
868 u8 res3[0x1300];
869 duart83xx_t duart[2]; /* DUART */
870 u8 res4[0x900];
Becky Brucef51cdaf2010-06-17 11:37:20 -0500871 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
Dave Liu24c3aca2006-12-07 21:13:15 +0800872 u8 res5[0x2000];
873 dma83xx_t dma; /* DMA */
874 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
875 u8 res6[128];
876 ios83xx_t ios; /* Sequencer (IOS) */
877 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
878 u8 res7[0x27A00];
879 security83xx_t security;
880 u8 res8[0xC0000];
881 u8 qe[0x100000]; /* QE block */
882} immap_t;
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000883#elif defined(CONFIG_MPC8309)
884typedef struct immap {
885 sysconf83xx_t sysconf; /* System configuration */
886 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
887 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
888 rtclk83xx_t pit; /* Periodic Interval Timer */
889 gtm83xx_t gtm[2]; /* Global Timers Module */
890 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
891 arbiter83xx_t arbiter; /* System Arbiter Registers */
892 reset83xx_t reset; /* Reset Module */
893 clk83xx_t clk; /* System Clock Module */
894 pmc83xx_t pmc; /* Power Management Control Module */
895 gpio83xx_t gpio[2]; /* General purpose I/O module */
896 u8 res0[0x500]; /* res0 1.25 KBytes added for 8309 */
897 qepi83xx_t qepi; /* QE Ports Interrupts Registers */
898 qepio83xx_t qepio; /* QE Parallel I/O ports */
899 u8 res1[0x800];
900 ddr83xx_t ddr; /* DDR Memory Controller Memory */
901 fsl_i2c_t i2c[2]; /* I2C Controllers */
902 u8 res2[0x1300];
903 duart83xx_t duart[2]; /* DUART */
904 u8 res3[0x200];
905 duart83xx_t duart1[2]; /* DUART */
906 u8 res4[0x500];
907 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
908 u8 res5[0x1000];
909 u8 spi[0x100];
910 u8 res6[0xf00];
911 dma83xx_t dma; /* DMA */
912 pciconf83xx_t pci_conf[1]; /* PCI Configuration Registers */
913 u8 res7[0x80];
914 ios83xx_t ios; /* Sequencer (IOS) */
915 pcictrl83xx_t pci_ctrl[1]; /* PCI Control & Status Registers */
916 u8 res8[0x13A00];
917 u8 can1[0x1000]; /* Flexcan 1 */
918 u8 can2[0x1000]; /* Flexcan 2 */
919 u8 res9[0x5000];
920 usb83xx_t usb;
921 u8 res10[0x5000];
922 u8 can3[0x1000]; /* Flexcan 3 */
923 u8 can4[0x1000]; /* Flexcan 4 */
924 u8 res11[0x1000];
925 u8 dma1[0x2000]; /* DMA */
926 sdhc83xx_t sdhc; /* SDHC Controller */
927 u8 res12[0xC1000];
928 rom83xx_t rom; /* On Chip ROM */
929 u8 res13[0x8000];
930 u8 qe[0x100000]; /* QE block */
931 u8 res14[0xE00000];/* Added for 8309 */
932} immap_t;
Dave Liue0803132006-12-07 21:11:58 +0800933#endif
934
Andy Fleminge76cd5d2012-10-23 19:03:46 -0500935#define CONFIG_SYS_MPC8xxx_DDR_OFFSET (0x2000)
York Sun5614e712013-09-30 09:22:09 -0700936#define CONFIG_SYS_FSL_DDR_ADDR \
Andy Fleminge76cd5d2012-10-23 19:03:46 -0500937 (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR_OFFSET)
Peter Tysere94e4602009-06-30 17:15:51 -0500938#define CONFIG_SYS_MPC83xx_DMA_OFFSET (0x8000)
York Sund29d17d2011-08-26 11:32:44 -0700939#define CONFIG_SYS_MPC83xx_DMA_ADDR \
940 (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_DMA_OFFSET)
Andy Fleminge1ac3872008-10-30 16:50:14 -0500941#define CONFIG_SYS_MPC83xx_ESDHC_OFFSET (0x2e000)
York Sund29d17d2011-08-26 11:32:44 -0700942#define CONFIG_SYS_MPC83xx_ESDHC_ADDR \
943 (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_ESDHC_OFFSET)
Valeriy Glushkovd89e1c32009-06-30 15:48:40 +0300944
ramneek mehresh77354e92013-09-12 16:35:49 +0530945#ifndef CONFIG_SYS_MPC83xx_USB1_OFFSET
946#define CONFIG_SYS_MPC83xx_USB1_OFFSET 0x23000
Valeriy Glushkovd89e1c32009-06-30 15:48:40 +0300947#endif
ramneek mehresh77354e92013-09-12 16:35:49 +0530948#define CONFIG_SYS_MPC83xx_USB1_ADDR \
949 (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_USB1_OFFSET)
950#if defined(CONFIG_MPC834x)
951#define CONFIG_SYS_MPC83xx_USB2_ADDR \
952 (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_USB2_OFFSET)
953#endif
Becky Brucef51cdaf2010-06-17 11:37:20 -0500954#define CONFIG_SYS_LBC_ADDR (&((immap_t *)CONFIG_SYS_IMMR)->im_lbc)
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +0530955
956#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kumar Gala3ad89c42009-10-31 11:23:41 -0500957#define CONFIG_SYS_MDIO1_OFFSET 0x24000
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +0530958
959#define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
960#define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
Dave Liub7016522006-10-31 19:25:38 -0600961#endif /* __IMMAP_83xx__ */