blob: 489c703b9b2cf3c3703877cfa1347e9eede453ee [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
wdenkdc7c9a12003-03-26 06:55:25 +00002 * linux/include/linux/mtd/nand.h
wdenke2211742002-11-02 23:30:20 +00003 *
Christian Hitz2a8e0fc2011-10-12 09:32:02 +02004 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
wdenke2211742002-11-02 23:30:20 +00007 *
Heiko Schocherff94bc42014-06-24 10:10:04 +02008 * SPDX-License-Identifier: GPL-2.0+
wdenke2211742002-11-02 23:30:20 +00009 *
William Juulcfa460a2007-10-31 13:53:06 +010010 * Info:
11 * Contains standard defines and IDs for NAND flash devices
wdenke2211742002-11-02 23:30:20 +000012 *
William Juulcfa460a2007-10-31 13:53:06 +010013 * Changelog:
14 * See git changelog.
wdenke2211742002-11-02 23:30:20 +000015 */
16#ifndef __LINUX_MTD_NAND_H
17#define __LINUX_MTD_NAND_H
18
Heiko Schocherff94bc42014-06-24 10:10:04 +020019#define __UBOOT__
20#ifndef __UBOOT__
21#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
24#include <linux/mtd/flashchip.h>
25#include <linux/mtd/bbm.h>
26#else
William Juulcfa460a2007-10-31 13:53:06 +010027#include "config.h"
28
Mike Frysinger7b15e2b2012-04-09 13:39:55 +000029#include "linux/compat.h"
William Juulcfa460a2007-10-31 13:53:06 +010030#include "linux/mtd/mtd.h"
Heiko Schocherff94bc42014-06-24 10:10:04 +020031#include "linux/mtd/flashchip.h"
Alessandro Rubinia47f9572008-10-31 22:33:21 +010032#include "linux/mtd/bbm.h"
Heiko Schocherff94bc42014-06-24 10:10:04 +020033#endif
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010034
35struct mtd_info;
Lei Wen245eb902011-01-06 09:48:18 +080036struct nand_flash_dev;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010037/* Scan and identify a NAND device */
Heiko Schocherff94bc42014-06-24 10:10:04 +020038extern int nand_scan(struct mtd_info *mtd, int max_chips);
39/*
40 * Separate phases of nand_scan(), allowing board driver to intervene
41 * and override command or ECC setup according to flash type.
42 */
Lei Wen245eb902011-01-06 09:48:18 +080043extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
Heiko Schocherff94bc42014-06-24 10:10:04 +020044 struct nand_flash_dev *table);
William Juulcfa460a2007-10-31 13:53:06 +010045extern int nand_scan_tail(struct mtd_info *mtd);
46
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010047/* Free resources held by the NAND device */
Christian Hitz2a8e0fc2011-10-12 09:32:02 +020048extern void nand_release(struct mtd_info *mtd);
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010049
William Juulcfa460a2007-10-31 13:53:06 +010050/* Internal helper for board drivers which need to override command function */
51extern void nand_wait_ready(struct mtd_info *mtd);
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010052
Heiko Schocherff94bc42014-06-24 10:10:04 +020053#ifndef __UBOOT__
54/* locks all blocks present in the device */
55extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
56
57/* unlocks specified locked blocks */
58extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
59
60/* The maximum number of NAND chips in an array */
61#define NAND_MAX_CHIPS 8
62#endif
63
Christian Hitz2a8e0fc2011-10-12 09:32:02 +020064/*
65 * This constant declares the max. oobsize / page, which
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010066 * is supported now. If you add a chip with bigger oobsize/page
67 * adjust this accordingly.
68 */
Heiko Schocherff94bc42014-06-24 10:10:04 +020069#define NAND_MAX_OOBSIZE 744
Christian Hitz2a8e0fc2011-10-12 09:32:02 +020070#define NAND_MAX_PAGESIZE 8192
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010071
72/*
73 * Constants for hardware specific CLE/ALE/NCE function
William Juulcfa460a2007-10-31 13:53:06 +010074 *
75 * These are bits which can be or'ed to set/clear multiple
76 * bits in one go.
77 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010078/* Select the chip by setting nCE to low */
William Juulcfa460a2007-10-31 13:53:06 +010079#define NAND_NCE 0x01
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010080/* Select the command latch by setting CLE to high */
William Juulcfa460a2007-10-31 13:53:06 +010081#define NAND_CLE 0x02
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010082/* Select the address latch by setting ALE to high */
William Juulcfa460a2007-10-31 13:53:06 +010083#define NAND_ALE 0x04
84
85#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
86#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
87#define NAND_CTRL_CHANGE 0x80
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010088
wdenke2211742002-11-02 23:30:20 +000089/*
90 * Standard NAND flash commands
91 */
92#define NAND_CMD_READ0 0
93#define NAND_CMD_READ1 1
William Juulcfa460a2007-10-31 13:53:06 +010094#define NAND_CMD_RNDOUT 5
wdenke2211742002-11-02 23:30:20 +000095#define NAND_CMD_PAGEPROG 0x10
96#define NAND_CMD_READOOB 0x50
97#define NAND_CMD_ERASE1 0x60
98#define NAND_CMD_STATUS 0x70
99#define NAND_CMD_SEQIN 0x80
William Juulcfa460a2007-10-31 13:53:06 +0100100#define NAND_CMD_RNDIN 0x85
wdenke2211742002-11-02 23:30:20 +0000101#define NAND_CMD_READID 0x90
102#define NAND_CMD_ERASE2 0xd0
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200103#define NAND_CMD_PARAM 0xec
Sergey Lapindfe64e22013-01-14 03:46:50 +0000104#define NAND_CMD_GET_FEATURES 0xee
105#define NAND_CMD_SET_FEATURES 0xef
wdenke2211742002-11-02 23:30:20 +0000106#define NAND_CMD_RESET 0xff
107
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200108#define NAND_CMD_LOCK 0x2a
109#define NAND_CMD_UNLOCK1 0x23
110#define NAND_CMD_UNLOCK2 0x24
111
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100112/* Extended commands for large page devices */
113#define NAND_CMD_READSTART 0x30
William Juulcfa460a2007-10-31 13:53:06 +0100114#define NAND_CMD_RNDOUTSTART 0xE0
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100115#define NAND_CMD_CACHEDPROG 0x15
116
William Juulcfa460a2007-10-31 13:53:06 +0100117/* Extended commands for AG-AND device */
118/*
119 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
120 * there is no way to distinguish that from NAND_CMD_READ0
121 * until the remaining sequence of commands has been completed
122 * so add a high order bit and mask it off in the command.
123 */
124#define NAND_CMD_DEPLETE1 0x100
125#define NAND_CMD_DEPLETE2 0x38
126#define NAND_CMD_STATUS_MULTI 0x71
127#define NAND_CMD_STATUS_ERROR 0x72
128/* multi-bank error status (banks 0-3) */
129#define NAND_CMD_STATUS_ERROR0 0x73
130#define NAND_CMD_STATUS_ERROR1 0x74
131#define NAND_CMD_STATUS_ERROR2 0x75
132#define NAND_CMD_STATUS_ERROR3 0x76
133#define NAND_CMD_STATUS_RESET 0x7f
134#define NAND_CMD_STATUS_CLEAR 0xff
135
136#define NAND_CMD_NONE -1
137
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100138/* Status bits */
139#define NAND_STATUS_FAIL 0x01
140#define NAND_STATUS_FAIL_N1 0x02
141#define NAND_STATUS_TRUE_READY 0x20
142#define NAND_STATUS_READY 0x40
143#define NAND_STATUS_WP 0x80
144
wdenke2211742002-11-02 23:30:20 +0000145/*
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100146 * Constants for ECC_MODES
147 */
William Juulcfa460a2007-10-31 13:53:06 +0100148typedef enum {
149 NAND_ECC_NONE,
150 NAND_ECC_SOFT,
151 NAND_ECC_HW,
152 NAND_ECC_HW_SYNDROME,
Sandeep Paulrajf83b7f92009-08-10 13:27:56 -0400153 NAND_ECC_HW_OOB_FIRST,
Christian Hitz4c6de852011-10-12 09:31:59 +0200154 NAND_ECC_SOFT_BCH,
William Juulcfa460a2007-10-31 13:53:06 +0100155} nand_ecc_modes_t;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100156
157/*
158 * Constants for Hardware ECC
William Juulcfa460a2007-10-31 13:53:06 +0100159 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100160/* Reset Hardware ECC for read */
161#define NAND_ECC_READ 0
162/* Reset Hardware ECC for write */
163#define NAND_ECC_WRITE 1
Sergey Lapindfe64e22013-01-14 03:46:50 +0000164/* Enable Hardware ECC before syndrome is read back from flash */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100165#define NAND_ECC_READSYN 2
166
William Juulcfa460a2007-10-31 13:53:06 +0100167/* Bit mask for flags passed to do_nand_read_ecc */
168#define NAND_GET_DEVICE 0x80
169
170
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200171/*
172 * Option constants for bizarre disfunctionality and real
173 * features.
174 */
Sergey Lapindfe64e22013-01-14 03:46:50 +0000175/* Buswidth is 16 bit */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100176#define NAND_BUSWIDTH_16 0x00000002
177/* Device supports partial programming without padding */
178#define NAND_NO_PADDING 0x00000004
179/* Chip has cache program function */
180#define NAND_CACHEPRG 0x00000008
181/* Chip has copy back function */
182#define NAND_COPYBACK 0x00000010
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200183/*
Heiko Schocherff94bc42014-06-24 10:10:04 +0200184 * Chip requires ready check on read (for auto-incremented sequential read).
185 * True only for small page devices; large page devices do not support
186 * autoincrement.
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200187 */
Heiko Schocherff94bc42014-06-24 10:10:04 +0200188#define NAND_NEED_READRDY 0x00000100
189
William Juulcfa460a2007-10-31 13:53:06 +0100190/* Chip does not allow subpage writes */
191#define NAND_NO_SUBPAGE_WRITE 0x00000200
192
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200193/* Device is one of 'new' xD cards that expose fake nand command set */
194#define NAND_BROKEN_XD 0x00000400
195
196/* Device behaves just like nand, but is readonly */
197#define NAND_ROM 0x00000800
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100198
Joe Hershbergerc788ecf2012-11-05 06:46:31 +0000199/* Device supports subpage reads */
Heiko Schocherff94bc42014-06-24 10:10:04 +0200200#define NAND_SUBPAGE_READ 0x00001000
Joe Hershbergerc788ecf2012-11-05 06:46:31 +0000201
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100202/* Options valid for Samsung large page devices */
Heiko Schocherff94bc42014-06-24 10:10:04 +0200203#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100204
205/* Macros to identify the above */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100206#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
Joe Hershbergerc788ecf2012-11-05 06:46:31 +0000207#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100208
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100209/* Non chip related options */
William Juulcfa460a2007-10-31 13:53:06 +0100210/* This option skips the bbt scan during initialization. */
Sergey Lapindfe64e22013-01-14 03:46:50 +0000211#define NAND_SKIP_BBTSCAN 0x00010000
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200212/*
213 * This option is defined if the board driver allocates its own buffers
214 * (e.g. because it needs them DMA-coherent).
215 */
Sergey Lapindfe64e22013-01-14 03:46:50 +0000216#define NAND_OWN_BUFFERS 0x00020000
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200217/* Chip may not exist, so silence any errors in scan */
Sergey Lapindfe64e22013-01-14 03:46:50 +0000218#define NAND_SCAN_SILENT_NODEV 0x00040000
Heiko Schocherff94bc42014-06-24 10:10:04 +0200219/*
220 * Autodetect nand buswidth with readid/onfi.
221 * This suppose the driver will configure the hardware in 8 bits mode
222 * when calling nand_scan_ident, and update its configuration
223 * before calling nand_scan_tail.
224 */
225#define NAND_BUSWIDTH_AUTO 0x00080000
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200226
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100227/* Options set by nand scan */
Scott Woodfb494542012-02-20 14:50:39 -0600228/* bbt has already been read */
229#define NAND_BBT_SCANNED 0x40000000
William Juulcfa460a2007-10-31 13:53:06 +0100230/* Nand scan has allocated controller struct */
231#define NAND_CONTROLLER_ALLOC 0x80000000
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100232
William Juulcfa460a2007-10-31 13:53:06 +0100233/* Cell info constants */
234#define NAND_CI_CHIPNR_MSK 0x03
235#define NAND_CI_CELLTYPE_MSK 0x0C
Heiko Schocherff94bc42014-06-24 10:10:04 +0200236#define NAND_CI_CELLTYPE_SHIFT 2
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100237
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100238/* Keep gcc happy */
239struct nand_chip;
wdenkdc7c9a12003-03-26 06:55:25 +0000240
Heiko Schocherff94bc42014-06-24 10:10:04 +0200241/* ONFI features */
242#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
243#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
244
Sergey Lapindfe64e22013-01-14 03:46:50 +0000245/* ONFI timing mode, used in both asynchronous and synchronous mode */
246#define ONFI_TIMING_MODE_0 (1 << 0)
247#define ONFI_TIMING_MODE_1 (1 << 1)
248#define ONFI_TIMING_MODE_2 (1 << 2)
249#define ONFI_TIMING_MODE_3 (1 << 3)
250#define ONFI_TIMING_MODE_4 (1 << 4)
251#define ONFI_TIMING_MODE_5 (1 << 5)
252#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
253
254/* ONFI feature address */
255#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
256
Heiko Schocherff94bc42014-06-24 10:10:04 +0200257/* Vendor-specific feature address (Micron) */
258#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
259
Sergey Lapindfe64e22013-01-14 03:46:50 +0000260/* ONFI subfeature parameters length */
261#define ONFI_SUBFEATURE_PARAM_LEN 4
262
Heiko Schocherff94bc42014-06-24 10:10:04 +0200263/* ONFI optional commands SET/GET FEATURES supported? */
264#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
265
Florian Fainelli0272c712011-02-25 00:01:34 +0000266struct nand_onfi_params {
267 /* rev info and features block */
268 /* 'O' 'N' 'F' 'I' */
269 u8 sig[4];
270 __le16 revision;
271 __le16 features;
272 __le16 opt_cmd;
Heiko Schocherff94bc42014-06-24 10:10:04 +0200273 u8 reserved0[2];
274 __le16 ext_param_page_length; /* since ONFI 2.1 */
275 u8 num_of_param_pages; /* since ONFI 2.1 */
276 u8 reserved1[17];
Florian Fainelli0272c712011-02-25 00:01:34 +0000277
278 /* manufacturer information block */
279 char manufacturer[12];
280 char model[20];
281 u8 jedec_id;
282 __le16 date_code;
283 u8 reserved2[13];
284
285 /* memory organization block */
286 __le32 byte_per_page;
287 __le16 spare_bytes_per_page;
288 __le32 data_bytes_per_ppage;
289 __le16 spare_bytes_per_ppage;
290 __le32 pages_per_block;
291 __le32 blocks_per_lun;
292 u8 lun_count;
293 u8 addr_cycles;
294 u8 bits_per_cell;
295 __le16 bb_per_lun;
296 __le16 block_endurance;
297 u8 guaranteed_good_blocks;
298 __le16 guaranteed_block_endurance;
299 u8 programs_per_page;
300 u8 ppage_attr;
301 u8 ecc_bits;
302 u8 interleaved_bits;
303 u8 interleaved_ops;
304 u8 reserved3[13];
305
306 /* electrical parameter block */
307 u8 io_pin_capacitance_max;
308 __le16 async_timing_mode;
309 __le16 program_cache_timing_mode;
310 __le16 t_prog;
311 __le16 t_bers;
312 __le16 t_r;
313 __le16 t_ccs;
314 __le16 src_sync_timing_mode;
315 __le16 src_ssync_features;
316 __le16 clk_pin_capacitance_typ;
317 __le16 io_pin_capacitance_typ;
318 __le16 input_pin_capacitance_typ;
319 u8 input_pin_capacitance_max;
Heiko Schocherff94bc42014-06-24 10:10:04 +0200320 u8 driver_strength_support;
Florian Fainelli0272c712011-02-25 00:01:34 +0000321 __le16 t_int_r;
322 __le16 t_ald;
323 u8 reserved4[7];
324
325 /* vendor */
Heiko Schocherff94bc42014-06-24 10:10:04 +0200326 __le16 vendor_revision;
327 u8 vendor[88];
Florian Fainelli0272c712011-02-25 00:01:34 +0000328
329 __le16 crc;
Heiko Schocherff94bc42014-06-24 10:10:04 +0200330} __packed;
Florian Fainelli0272c712011-02-25 00:01:34 +0000331
332#define ONFI_CRC_BASE 0x4F4E
333
Heiko Schocherff94bc42014-06-24 10:10:04 +0200334/* Extended ECC information Block Definition (since ONFI 2.1) */
335struct onfi_ext_ecc_info {
336 u8 ecc_bits;
337 u8 codeword_size;
338 __le16 bb_per_lun;
339 __le16 block_endurance;
340 u8 reserved[2];
341} __packed;
342
343#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
344#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
345#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
346struct onfi_ext_section {
347 u8 type;
348 u8 length;
349} __packed;
350
351#define ONFI_EXT_SECTION_MAX 8
352
353/* Extended Parameter Page Definition (since ONFI 2.1) */
354struct onfi_ext_param_page {
355 __le16 crc;
356 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
357 u8 reserved0[10];
358 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
359
360 /*
361 * The actual size of the Extended Parameter Page is in
362 * @ext_param_page_length of nand_onfi_params{}.
363 * The following are the variable length sections.
364 * So we do not add any fields below. Please see the ONFI spec.
365 */
366} __packed;
367
368struct nand_onfi_vendor_micron {
369 u8 two_plane_read;
370 u8 read_cache;
371 u8 read_unique_id;
372 u8 dq_imped;
373 u8 dq_imped_num_settings;
374 u8 dq_imped_feat_addr;
375 u8 rb_pulldown_strength;
376 u8 rb_pulldown_strength_feat_addr;
377 u8 rb_pulldown_strength_num_settings;
378 u8 otp_mode;
379 u8 otp_page_start;
380 u8 otp_data_prot_addr;
381 u8 otp_num_pages;
382 u8 otp_feat_addr;
383 u8 read_retry_options;
384 u8 reserved[72];
385 u8 param_revision;
386} __packed;
387
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100388/**
William Juulcfa460a2007-10-31 13:53:06 +0100389 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
390 * @lock: protection lock
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100391 * @active: the mtd device which holds the controller currently
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200392 * @wq: wait queue to sleep on if a NAND operation is in
393 * progress used instead of the per chip wait queue
394 * when a hw controller is available.
wdenkdc7c9a12003-03-26 06:55:25 +0000395 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100396struct nand_hw_control {
Heiko Schocherff94bc42014-06-24 10:10:04 +0200397 spinlock_t lock;
398 struct nand_chip *active;
399#ifndef __UBOOT__
William Juul5e1dae52007-11-09 13:32:30 +0100400 wait_queue_head_t wq;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100401#endif
William Juulcfa460a2007-10-31 13:53:06 +0100402};
403
404/**
Sergey Lapindfe64e22013-01-14 03:46:50 +0000405 * struct nand_ecc_ctrl - Control structure for ECC
406 * @mode: ECC mode
407 * @steps: number of ECC steps per page
408 * @size: data bytes per ECC step
409 * @bytes: ECC bytes per step
410 * @strength: max number of correctible bits per ECC step
411 * @total: total number of ECC bytes per page
412 * @prepad: padding information for syndrome based ECC generators
413 * @postpad: padding information for syndrome based ECC generators
William Juulcfa460a2007-10-31 13:53:06 +0100414 * @layout: ECC layout control struct pointer
Sergey Lapindfe64e22013-01-14 03:46:50 +0000415 * @priv: pointer to private ECC control data
416 * @hwctl: function to control hardware ECC generator. Must only
William Juulcfa460a2007-10-31 13:53:06 +0100417 * be provided if an hardware ECC is available
Sergey Lapindfe64e22013-01-14 03:46:50 +0000418 * @calculate: function for ECC calculation or readback from ECC hardware
419 * @correct: function for ECC correction, matching to ECC generator (sw/hw)
William Juulcfa460a2007-10-31 13:53:06 +0100420 * @read_page_raw: function to read a raw page without ECC
421 * @write_page_raw: function to write a raw page without ECC
Sergey Lapindfe64e22013-01-14 03:46:50 +0000422 * @read_page: function to read a page according to the ECC generator
423 * requirements; returns maximum number of bitflips corrected in
424 * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
425 * @read_subpage: function to read parts of the page covered by ECC;
426 * returns same as read_page()
Heiko Schocherff94bc42014-06-24 10:10:04 +0200427 * @write_subpage: function to write parts of the page covered by ECC.
Sergey Lapindfe64e22013-01-14 03:46:50 +0000428 * @write_page: function to write a page according to the ECC generator
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200429 * requirements.
Sergey Lapindfe64e22013-01-14 03:46:50 +0000430 * @write_oob_raw: function to write chip OOB data without ECC
431 * @read_oob_raw: function to read chip OOB data without ECC
William Juulcfa460a2007-10-31 13:53:06 +0100432 * @read_oob: function to read chip OOB data
433 * @write_oob: function to write chip OOB data
434 */
435struct nand_ecc_ctrl {
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200436 nand_ecc_modes_t mode;
437 int steps;
438 int size;
439 int bytes;
440 int total;
Sergey Lapindfe64e22013-01-14 03:46:50 +0000441 int strength;
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200442 int prepad;
443 int postpad;
William Juulcfa460a2007-10-31 13:53:06 +0100444 struct nand_ecclayout *layout;
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200445 void *priv;
446 void (*hwctl)(struct mtd_info *mtd, int mode);
447 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
448 uint8_t *ecc_code);
449 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
450 uint8_t *calc_ecc);
451 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Sergey Lapindfe64e22013-01-14 03:46:50 +0000452 uint8_t *buf, int oob_required, int page);
453 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
454 const uint8_t *buf, int oob_required);
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200455 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Sergey Lapindfe64e22013-01-14 03:46:50 +0000456 uint8_t *buf, int oob_required, int page);
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200457 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
458 uint32_t offs, uint32_t len, uint8_t *buf);
Heiko Schocherff94bc42014-06-24 10:10:04 +0200459 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
460 uint32_t offset, uint32_t data_len,
461 const uint8_t *data_buf, int oob_required);
Sergey Lapindfe64e22013-01-14 03:46:50 +0000462 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
463 const uint8_t *buf, int oob_required);
464 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
465 int page);
466 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
467 int page);
468 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200469 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
470 int page);
William Juulcfa460a2007-10-31 13:53:06 +0100471};
472
473/**
474 * struct nand_buffers - buffer structure for read/write
Sergey Lapindfe64e22013-01-14 03:46:50 +0000475 * @ecccalc: buffer for calculated ECC
476 * @ecccode: buffer for ECC read from flash
William Juulcfa460a2007-10-31 13:53:06 +0100477 * @databuf: buffer for data - dynamically sized
478 *
479 * Do not change the order of buffers. databuf and oobrbuf must be in
480 * consecutive order.
481 */
482struct nand_buffers {
Heiko Schocherff94bc42014-06-24 10:10:04 +0200483#ifndef __UBOOT__
484 uint8_t *ecccalc;
485 uint8_t *ecccode;
486 uint8_t *databuf;
487#else
Simon Glassb5725952012-07-29 20:53:25 +0000488 uint8_t ecccalc[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
489 uint8_t ecccode[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
490 uint8_t databuf[ALIGN(NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE,
491 ARCH_DMA_MINALIGN)];
Heiko Schocherff94bc42014-06-24 10:10:04 +0200492#endif
William Juulcfa460a2007-10-31 13:53:06 +0100493};
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100494
495/**
496 * struct nand_chip - NAND Private Flash Chip Data
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200497 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
498 * flash device
499 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
500 * flash device.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100501 * @read_byte: [REPLACEABLE] read one byte from the chip
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100502 * @read_word: [REPLACEABLE] read one word from the chip
Heiko Schocherff94bc42014-06-24 10:10:04 +0200503 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
504 * low 8 I/O lines
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100505 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
506 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100507 * @select_chip: [REPLACEABLE] select chip nr
Heiko Schocherff94bc42014-06-24 10:10:04 +0200508 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
509 * @block_markbad: [REPLACEABLE] mark a block bad
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200510 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
William Juulcfa460a2007-10-31 13:53:06 +0100511 * ALE/CLE/nCE. Also used to write command and address
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200512 * @init_size: [BOARDSPECIFIC] hardwarespecific function for setting
513 * mtd->oobsize, mtd->writesize and so on.
514 * @id_data contains the 8 bytes values of NAND_CMD_READID.
515 * Return with the bus width.
Sergey Lapindfe64e22013-01-14 03:46:50 +0000516 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200517 * device ready/busy line. If set to NULL no access to
518 * ready/busy is available and the ready/busy information
519 * is read from the chip status register.
520 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
521 * commands to the chip.
522 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
523 * ready.
Heiko Schocherff94bc42014-06-24 10:10:04 +0200524 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
525 * setting the read-retry mode. Mostly needed for MLC NAND.
Sergey Lapindfe64e22013-01-14 03:46:50 +0000526 * @ecc: [BOARDSPECIFIC] ECC control structure
William Juulcfa460a2007-10-31 13:53:06 +0100527 * @buffers: buffer structure for read/write
528 * @hwcontrol: platform-specific hardware control structure
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200529 * @erase_cmd: [INTERN] erase command write function, selectable due
530 * to AND support.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100531 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200532 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
533 * data from array to read regs (tR).
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200534 * @state: [INTERN] the current state of the NAND device
Sergey Lapindfe64e22013-01-14 03:46:50 +0000535 * @oob_poi: "poison value buffer," used for laying out OOB data
536 * before writing
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200537 * @page_shift: [INTERN] number of address bits in a page (column
538 * address bits).
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100539 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
540 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
541 * @chip_shift: [INTERN] number of address bits in one chip
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200542 * @options: [BOARDSPECIFIC] various chip options. They can partly
543 * be set to inform nand_scan about special functionality.
544 * See the defines for further explanation.
Sergey Lapindfe64e22013-01-14 03:46:50 +0000545 * @bbt_options: [INTERN] bad block specific options. All options used
546 * here must come from bbm.h. By default, these options
547 * will be copied to the appropriate nand_bbt_descr's.
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200548 * @badblockpos: [INTERN] position of the bad block marker in the oob
549 * area.
Sergey Lapindfe64e22013-01-14 03:46:50 +0000550 * @badblockbits: [INTERN] minimum number of set bits in a good block's
551 * bad block marker position; i.e., BBM == 11110111b is
552 * not bad when badblockbits == 7
Heiko Schocherff94bc42014-06-24 10:10:04 +0200553 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
554 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
555 * Minimum amount of bit errors per @ecc_step_ds guaranteed
556 * to be correctable. If unknown, set to zero.
557 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
558 * also from the datasheet. It is the recommended ECC step
559 * size, if known; if unknown, set to zero.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100560 * @numchips: [INTERN] number of physical chips
561 * @chipsize: [INTERN] the size of one chip for multichip arrays
562 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200563 * @pagebuf: [INTERN] holds the pagenumber which is currently in
564 * data_buf.
Paul Burton40462e52013-09-04 15:16:56 +0100565 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
566 * currently in data_buf.
William Juulcfa460a2007-10-31 13:53:06 +0100567 * @subpagesize: [INTERN] holds the subpagesize
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200568 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
569 * non 0 if ONFI supported.
570 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
571 * supported, 0 otherwise.
Heiko Schocherff94bc42014-06-24 10:10:04 +0200572 * @read_retries: [INTERN] the number of read retry modes supported
573 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
574 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100575 * @bbt: [INTERN] bad block table pointer
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200576 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
577 * lookup.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100578 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200579 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
580 * bad block scan.
581 * @controller: [REPLACEABLE] a pointer to a hardware controller
Sergey Lapindfe64e22013-01-14 03:46:50 +0000582 * structure which is shared among multiple independent
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200583 * devices.
Sergey Lapindfe64e22013-01-14 03:46:50 +0000584 * @priv: [OPTIONAL] pointer to private chip data
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200585 * @errstat: [OPTIONAL] hardware specific function to perform
586 * additional error status checks (determine if errors are
587 * correctable).
William Juulcfa460a2007-10-31 13:53:06 +0100588 * @write_page: [REPLACEABLE] High-level page write function
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100589 */
wdenkdc7c9a12003-03-26 06:55:25 +0000590
591struct nand_chip {
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200592 void __iomem *IO_ADDR_R;
593 void __iomem *IO_ADDR_W;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100594
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200595 uint8_t (*read_byte)(struct mtd_info *mtd);
596 u16 (*read_word)(struct mtd_info *mtd);
Heiko Schocherff94bc42014-06-24 10:10:04 +0200597 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200598 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
599 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Heiko Schocherff94bc42014-06-24 10:10:04 +0200600#ifdef __UBOOT__
601#if defined(CONFIG_MTD_NAND_VERIFY_WRITE)
602 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
603#endif
604#endif
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200605 void (*select_chip)(struct mtd_info *mtd, int chip);
606 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
607 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
608 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
609 int (*init_size)(struct mtd_info *mtd, struct nand_chip *this,
610 u8 *id_data);
611 int (*dev_ready)(struct mtd_info *mtd);
612 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
613 int page_addr);
614 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
615 void (*erase_cmd)(struct mtd_info *mtd, int page);
616 int (*scan_bbt)(struct mtd_info *mtd);
617 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
618 int status, int page);
619 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Heiko Schocherff94bc42014-06-24 10:10:04 +0200620 uint32_t offset, int data_len, const uint8_t *buf,
621 int oob_required, int page, int cached, int raw);
Sergey Lapindfe64e22013-01-14 03:46:50 +0000622 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
623 int feature_addr, uint8_t *subfeature_para);
624 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
625 int feature_addr, uint8_t *subfeature_para);
Heiko Schocherff94bc42014-06-24 10:10:04 +0200626 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
William Juulcfa460a2007-10-31 13:53:06 +0100627
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200628 int chip_delay;
629 unsigned int options;
Sergey Lapindfe64e22013-01-14 03:46:50 +0000630 unsigned int bbt_options;
William Juulcfa460a2007-10-31 13:53:06 +0100631
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200632 int page_shift;
633 int phys_erase_shift;
634 int bbt_erase_shift;
635 int chip_shift;
636 int numchips;
637 uint64_t chipsize;
638 int pagemask;
639 int pagebuf;
Paul Burton40462e52013-09-04 15:16:56 +0100640 unsigned int pagebuf_bitflips;
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200641 int subpagesize;
Heiko Schocherff94bc42014-06-24 10:10:04 +0200642 uint8_t bits_per_cell;
643 uint16_t ecc_strength_ds;
644 uint16_t ecc_step_ds;
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200645 int badblockpos;
646 int badblockbits;
647
648 int onfi_version;
Florian Fainelli0272c712011-02-25 00:01:34 +0000649#ifdef CONFIG_SYS_NAND_ONFI_DETECTION
Heiko Schocherff94bc42014-06-24 10:10:04 +0200650 struct nand_onfi_params onfi_params;
Florian Fainelli0272c712011-02-25 00:01:34 +0000651#endif
William Juulcfa460a2007-10-31 13:53:06 +0100652
Heiko Schocherff94bc42014-06-24 10:10:04 +0200653 int read_retries;
654
655 flstate_t state;
William Juulcfa460a2007-10-31 13:53:06 +0100656
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200657 uint8_t *oob_poi;
658 struct nand_hw_control *controller;
Heiko Schocherff94bc42014-06-24 10:10:04 +0200659#ifdef __UBOOT__
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200660 struct nand_ecclayout *ecclayout;
Heiko Schocherff94bc42014-06-24 10:10:04 +0200661#endif
William Juulcfa460a2007-10-31 13:53:06 +0100662
663 struct nand_ecc_ctrl ecc;
664 struct nand_buffers *buffers;
William Juulcfa460a2007-10-31 13:53:06 +0100665 struct nand_hw_control hwcontrol;
666
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200667 uint8_t *bbt;
668 struct nand_bbt_descr *bbt_td;
669 struct nand_bbt_descr *bbt_md;
William Juulcfa460a2007-10-31 13:53:06 +0100670
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200671 struct nand_bbt_descr *badblock_pattern;
William Juulcfa460a2007-10-31 13:53:06 +0100672
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200673 void *priv;
wdenkdc7c9a12003-03-26 06:55:25 +0000674};
675
676/*
wdenke2211742002-11-02 23:30:20 +0000677 * NAND Flash Manufacturer ID Codes
678 */
679#define NAND_MFR_TOSHIBA 0x98
680#define NAND_MFR_SAMSUNG 0xec
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100681#define NAND_MFR_FUJITSU 0x04
682#define NAND_MFR_NATIONAL 0x8f
683#define NAND_MFR_RENESAS 0x07
684#define NAND_MFR_STMICRO 0x20
William Juulcfa460a2007-10-31 13:53:06 +0100685#define NAND_MFR_HYNIX 0xad
Ulf Samuelsson7ebb4472007-05-24 12:12:47 +0200686#define NAND_MFR_MICRON 0x2c
Scott Woodc45912d2008-10-24 16:20:43 -0500687#define NAND_MFR_AMD 0x01
Sergey Lapindfe64e22013-01-14 03:46:50 +0000688#define NAND_MFR_MACRONIX 0xc2
689#define NAND_MFR_EON 0x92
Heiko Schocherff94bc42014-06-24 10:10:04 +0200690#define NAND_MFR_SANDISK 0x45
691#define NAND_MFR_INTEL 0x89
692
693/* The maximum expected count of bytes in the NAND ID sequence */
694#define NAND_MAX_ID_LEN 8
695
696/*
697 * A helper for defining older NAND chips where the second ID byte fully
698 * defined the chip, including the geometry (chip size, eraseblock size, page
699 * size). All these chips have 512 bytes NAND page size.
700 */
701#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
702 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
703 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
704
705/*
706 * A helper for defining newer chips which report their page size and
707 * eraseblock size via the extended ID bytes.
708 *
709 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
710 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
711 * device ID now only represented a particular total chip size (and voltage,
712 * buswidth), and the page size, eraseblock size, and OOB size could vary while
713 * using the same device ID.
714 */
715#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
716 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
717 .options = (opts) }
718
719#define NAND_ECC_INFO(_strength, _step) \
720 { .strength_ds = (_strength), .step_ds = (_step) }
721#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
722#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
wdenke2211742002-11-02 23:30:20 +0000723
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100724/**
725 * struct nand_flash_dev - NAND Flash Device ID Structure
Heiko Schocherff94bc42014-06-24 10:10:04 +0200726 * @name: a human-readable name of the NAND chip
727 * @dev_id: the device ID (the second byte of the full chip ID array)
728 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
729 * memory address as @id[0])
730 * @dev_id: device ID part of the full chip ID array (refers the same memory
731 * address as @id[1])
732 * @id: full device ID array
733 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
734 * well as the eraseblock size) is determined from the extended NAND
735 * chip ID array)
736 * @chipsize: total chip size in MiB
737 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
738 * @options: stores various chip bit options
739 * @id_len: The valid length of the @id.
740 * @oobsize: OOB size
741 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
742 * @ecc_strength_ds in nand_chip{}.
743 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
744 * @ecc_step_ds in nand_chip{}, also from the datasheet.
745 * For example, the "4bit ECC for each 512Byte" can be set with
746 * NAND_ECC_INFO(4, 512).
wdenke2211742002-11-02 23:30:20 +0000747 */
748struct nand_flash_dev {
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100749 char *name;
Heiko Schocherff94bc42014-06-24 10:10:04 +0200750 union {
751 struct {
752 uint8_t mfr_id;
753 uint8_t dev_id;
754 };
755 uint8_t id[NAND_MAX_ID_LEN];
756 };
757 unsigned int pagesize;
758 unsigned int chipsize;
759 unsigned int erasesize;
760 unsigned int options;
761 uint16_t id_len;
762 uint16_t oobsize;
763 struct {
764 uint16_t strength_ds;
765 uint16_t step_ds;
766 } ecc;
wdenke2211742002-11-02 23:30:20 +0000767};
768
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100769/**
770 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
771 * @name: Manufacturer name
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200772 * @id: manufacturer ID code of device.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100773*/
774struct nand_manufacturers {
775 int id;
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200776 char *name;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100777};
778
Heiko Schocherff94bc42014-06-24 10:10:04 +0200779extern struct nand_flash_dev nand_flash_ids[];
780extern struct nand_manufacturers nand_manuf_ids[];
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100781
William Juulcfa460a2007-10-31 13:53:06 +0100782extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
William Juulcfa460a2007-10-31 13:53:06 +0100783extern int nand_default_bbt(struct mtd_info *mtd);
Heiko Schocherff94bc42014-06-24 10:10:04 +0200784extern int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
William Juulcfa460a2007-10-31 13:53:06 +0100785extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
786extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
787 int allowbbt);
788extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200789 size_t *retlen, uint8_t *buf);
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100790
Heiko Schocherff94bc42014-06-24 10:10:04 +0200791#ifdef __UBOOT__
wdenkdc7c9a12003-03-26 06:55:25 +0000792/*
793* Constants for oob configuration
794*/
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100795#define NAND_SMALL_BADBLOCK_POS 5
796#define NAND_LARGE_BADBLOCK_POS 0
Heiko Schocherff94bc42014-06-24 10:10:04 +0200797#endif
wdenkdc7c9a12003-03-26 06:55:25 +0000798
William Juulcfa460a2007-10-31 13:53:06 +0100799/**
800 * struct platform_nand_chip - chip level device structure
801 * @nr_chips: max. number of chips to scan for
802 * @chip_offset: chip number offset
803 * @nr_partitions: number of partitions pointed to by partitions (or zero)
804 * @partitions: mtd partition list
805 * @chip_delay: R/B delay value in us
806 * @options: Option flags, e.g. 16bit buswidth
Sergey Lapindfe64e22013-01-14 03:46:50 +0000807 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
808 * @ecclayout: ECC layout info structure
William Juulcfa460a2007-10-31 13:53:06 +0100809 * @part_probe_types: NULL-terminated array of probe types
William Juulcfa460a2007-10-31 13:53:06 +0100810 */
811struct platform_nand_chip {
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200812 int nr_chips;
813 int chip_offset;
814 int nr_partitions;
815 struct mtd_partition *partitions;
816 struct nand_ecclayout *ecclayout;
817 int chip_delay;
818 unsigned int options;
Sergey Lapindfe64e22013-01-14 03:46:50 +0000819 unsigned int bbt_options;
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200820 const char **part_probe_types;
William Juulcfa460a2007-10-31 13:53:06 +0100821};
822
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200823/* Keep gcc happy */
824struct platform_device;
825
William Juulcfa460a2007-10-31 13:53:06 +0100826/**
827 * struct platform_nand_ctrl - controller level device structure
Heiko Schocherff94bc42014-06-24 10:10:04 +0200828 * @probe: platform specific function to probe/setup hardware
829 * @remove: platform specific function to remove/teardown hardware
William Juulcfa460a2007-10-31 13:53:06 +0100830 * @hwcontrol: platform specific hardware control structure
831 * @dev_ready: platform specific function to read ready/busy pin
832 * @select_chip: platform specific chip select function
833 * @cmd_ctrl: platform specific function for controlling
834 * ALE/CLE/nCE. Also used to write command and address
Heiko Schocherff94bc42014-06-24 10:10:04 +0200835 * @write_buf: platform specific function for write buffer
836 * @read_buf: platform specific function for read buffer
837 * @read_byte: platform specific function to read one byte from chip
William Juulcfa460a2007-10-31 13:53:06 +0100838 * @priv: private data to transport driver specific settings
839 *
840 * All fields are optional and depend on the hardware driver requirements
841 */
842struct platform_nand_ctrl {
Heiko Schocherff94bc42014-06-24 10:10:04 +0200843 int (*probe)(struct platform_device *pdev);
844 void (*remove)(struct platform_device *pdev);
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200845 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
846 int (*dev_ready)(struct mtd_info *mtd);
847 void (*select_chip)(struct mtd_info *mtd, int chip);
848 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
Heiko Schocherff94bc42014-06-24 10:10:04 +0200849 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
850 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sergey Lapindfe64e22013-01-14 03:46:50 +0000851 unsigned char (*read_byte)(struct mtd_info *mtd);
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200852 void *priv;
William Juulcfa460a2007-10-31 13:53:06 +0100853};
854
855/**
856 * struct platform_nand_data - container structure for platform-specific data
857 * @chip: chip level chip structure
858 * @ctrl: controller level device structure
859 */
860struct platform_nand_data {
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200861 struct platform_nand_chip chip;
862 struct platform_nand_ctrl ctrl;
William Juulcfa460a2007-10-31 13:53:06 +0100863};
864
865/* Some helpers to access the data structures */
866static inline
867struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
868{
869 struct nand_chip *chip = mtd->priv;
870
871 return chip->priv;
872}
873
Heiko Schocherff94bc42014-06-24 10:10:04 +0200874#ifdef CONFIG_SYS_NAND_ONFI_DETECTION
875/* return the supported features. */
876static inline int onfi_feature(struct nand_chip *chip)
877{
878 return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
879}
Simon Schwarz82645f82011-10-31 06:34:44 +0000880
Sergey Lapindfe64e22013-01-14 03:46:50 +0000881/* return the supported asynchronous timing mode. */
Sergey Lapindfe64e22013-01-14 03:46:50 +0000882static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
883{
884 if (!chip->onfi_version)
885 return ONFI_TIMING_MODE_UNKNOWN;
886 return le16_to_cpu(chip->onfi_params.async_timing_mode);
887}
888
889/* return the supported synchronous timing mode. */
890static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
891{
892 if (!chip->onfi_version)
893 return ONFI_TIMING_MODE_UNKNOWN;
894 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
895}
896#endif
897
Heiko Schocherff94bc42014-06-24 10:10:04 +0200898/*
899 * Check if it is a SLC nand.
900 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
901 * We do not distinguish the MLC and TLC now.
902 */
903static inline bool nand_is_slc(struct nand_chip *chip)
904{
905 return chip->bits_per_cell == 1;
906}
907
Brian Norris27ce9e42014-05-06 00:46:17 +0530908/**
909 * Check if the opcode's address should be sent only on the lower 8 bits
910 * @command: opcode to check
911 */
912static inline int nand_opcode_8bits(unsigned int command)
913{
David Mosberger6e1899e2014-05-06 00:46:18 +0530914 switch (command) {
915 case NAND_CMD_READID:
916 case NAND_CMD_PARAM:
917 case NAND_CMD_GET_FEATURES:
918 case NAND_CMD_SET_FEATURES:
919 return 1;
920 default:
921 break;
922 }
923 return 0;
Brian Norris27ce9e42014-05-06 00:46:17 +0530924}
925
Heiko Schocherff94bc42014-06-24 10:10:04 +0200926#ifdef __UBOOT__
927/* Standard NAND functions from nand_base.c */
928void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len);
929void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len);
930void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len);
931void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len);
932uint8_t nand_read_byte(struct mtd_info *mtd);
933#endif
wdenke2211742002-11-02 23:30:20 +0000934#endif /* __LINUX_MTD_NAND_H */