Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 1 | /* |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 2 | * Copyright 2004, 2007 Freescale Semiconductor. |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | |
| 23 | /* |
| 24 | * mpc8548cds board configuration file |
| 25 | * |
| 26 | * Please refer to doc/README.mpc85xxcds for more info. |
| 27 | * |
| 28 | */ |
| 29 | #ifndef __CONFIG_H |
| 30 | #define __CONFIG_H |
| 31 | |
| 32 | /* High Level Configuration Options */ |
| 33 | #define CONFIG_BOOKE 1 /* BOOKE */ |
| 34 | #define CONFIG_E500 1 /* BOOKE e500 family */ |
| 35 | #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ |
| 36 | #define CONFIG_MPC8548 1 /* MPC8548 specific */ |
| 37 | #define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */ |
| 38 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 39 | #define CONFIG_PCI /* enable any pci type devices */ |
| 40 | #define CONFIG_PCI1 /* PCI controller 1 */ |
| 41 | #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ |
| 42 | #undef CONFIG_RIO |
| 43 | #undef CONFIG_PCI2 |
| 44 | #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ |
Kumar Gala | 8ff3de6 | 2007-12-07 12:17:34 -0600 | [diff] [blame] | 45 | #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 46 | |
| 47 | #define CONFIG_TSEC_ENET /* tsec ethernet support */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 48 | #define CONFIG_ENV_OVERWRITE |
| 49 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
| 50 | #define CONFIG_DDR_DLL /* possible DLL fix needed */ |
ebony.zhu@freescale.com | 39b18c4 | 2006-12-18 16:25:15 +0800 | [diff] [blame] | 51 | #undef CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 52 | |
| 53 | #define CONFIG_DDR_ECC /* only for ECC DDR module */ |
| 54 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ |
| 55 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 56 | #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 57 | |
Kumar Gala | 2cfaa1a | 2008-01-16 01:45:10 -0600 | [diff] [blame] | 58 | #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ |
Kumar Gala | 0db37dc | 2008-01-17 01:01:09 -0600 | [diff] [blame] | 59 | #define CONFIG_FSL_INIT_TLBS 1 /* Use common FSL init code */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 60 | |
| 61 | /* |
| 62 | * When initializing flash, if we cannot find the manufacturer ID, |
| 63 | * assume this is the AMD flash associated with the CDS board. |
| 64 | * This allows booting from a promjet. |
| 65 | */ |
| 66 | #define CONFIG_ASSUME_AMD_FLASH |
| 67 | |
| 68 | #define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */ |
| 69 | |
| 70 | #ifndef __ASSEMBLY__ |
| 71 | extern unsigned long get_clock_freq(void); |
| 72 | #endif |
| 73 | #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ |
| 74 | |
| 75 | /* |
| 76 | * These can be toggled for performance analysis, otherwise use default. |
| 77 | */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 78 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
| 79 | #define CONFIG_BTB /* toggle branch predition */ |
| 80 | #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ |
| 81 | #define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 82 | |
| 83 | /* |
| 84 | * Only possible on E500 Version 2 or newer cores. |
| 85 | */ |
| 86 | #define CONFIG_ENABLE_36BIT_PHYS 1 |
| 87 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 88 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ |
| 89 | |
| 90 | #undef CFG_DRAM_TEST /* memory test, takes time */ |
| 91 | #define CFG_MEMTEST_START 0x00200000 /* memtest works on */ |
| 92 | #define CFG_MEMTEST_END 0x00400000 |
| 93 | |
| 94 | /* |
| 95 | * Base addresses -- Note these are effective addresses where the |
| 96 | * actual resources get mapped (not physical addresses) |
| 97 | */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 98 | #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 99 | #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ |
| 100 | #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */ |
| 101 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 102 | #define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000) |
| 103 | #define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000) |
| 104 | #define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000) |
| 105 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 106 | /* |
| 107 | * DDR Setup |
| 108 | */ |
| 109 | #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 110 | #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE |
| 111 | |
| 112 | #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ |
| 113 | |
| 114 | /* |
| 115 | * Make sure required options are set |
| 116 | */ |
| 117 | #ifndef CONFIG_SPD_EEPROM |
| 118 | #error ("CONFIG_SPD_EEPROM is required") |
| 119 | #endif |
| 120 | |
| 121 | #undef CONFIG_CLOCKS_IN_MHZ |
| 122 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 123 | /* |
| 124 | * Local Bus Definitions |
| 125 | */ |
| 126 | |
| 127 | /* |
| 128 | * FLASH on the Local Bus |
| 129 | * Two banks, 8M each, using the CFI driver. |
| 130 | * Boot from BR0/OR0 bank at 0xff00_0000 |
| 131 | * Alternate BR1/OR1 bank at 0xff80_0000 |
| 132 | * |
| 133 | * BR0, BR1: |
| 134 | * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 |
| 135 | * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 |
| 136 | * Port Size = 16 bits = BRx[19:20] = 10 |
| 137 | * Use GPCM = BRx[24:26] = 000 |
| 138 | * Valid = BRx[31] = 1 |
| 139 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 140 | * 0 4 8 12 16 20 24 28 |
| 141 | * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 |
| 142 | * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 143 | * |
| 144 | * OR0, OR1: |
| 145 | * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 |
| 146 | * Reserved ORx[17:18] = 11, confusion here? |
| 147 | * CSNT = ORx[20] = 1 |
| 148 | * ACS = half cycle delay = ORx[21:22] = 11 |
| 149 | * SCY = 6 = ORx[24:27] = 0110 |
| 150 | * TRLX = use relaxed timing = ORx[29] = 1 |
| 151 | * EAD = use external address latch delay = OR[31] = 1 |
| 152 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 153 | * 0 4 8 12 16 20 24 28 |
| 154 | * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 155 | */ |
| 156 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 157 | #define CFG_BOOT_BLOCK 0xff000000 /* boot TLB block */ |
| 158 | #define CFG_FLASH_BASE CFG_BOOT_BLOCK /* start of FLASH 16M */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 159 | |
| 160 | #define CFG_BR0_PRELIM 0xff801001 |
| 161 | #define CFG_BR1_PRELIM 0xff001001 |
| 162 | |
| 163 | #define CFG_OR0_PRELIM 0xff806e65 |
| 164 | #define CFG_OR1_PRELIM 0xff806e65 |
| 165 | |
| 166 | #define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE} |
| 167 | #define CFG_MAX_FLASH_BANKS 2 /* number of banks */ |
| 168 | #define CFG_MAX_FLASH_SECT 128 /* sectors per device */ |
| 169 | #undef CFG_FLASH_CHECKSUM |
| 170 | #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 171 | #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
| 172 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 173 | #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 174 | |
| 175 | #define CFG_FLASH_CFI_DRIVER |
| 176 | #define CFG_FLASH_CFI |
| 177 | #define CFG_FLASH_EMPTY_INFO |
| 178 | |
| 179 | |
| 180 | /* |
| 181 | * SDRAM on the Local Bus |
| 182 | */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 183 | #define CFG_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */ |
| 184 | #define CFG_LBC_CACHE_SIZE 64 |
| 185 | #define CFG_LBC_NONCACHE_BASE 0xf8000000 /* Localbus non-cacheable */ |
| 186 | #define CFG_LBC_NONCACHE_SIZE 64 |
| 187 | |
| 188 | #define CFG_LBC_SDRAM_BASE CFG_LBC_CACHE_BASE /* Localbus SDRAM */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 189 | #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
| 190 | |
| 191 | /* |
| 192 | * Base Register 2 and Option Register 2 configure SDRAM. |
| 193 | * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. |
| 194 | * |
| 195 | * For BR2, need: |
| 196 | * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 |
| 197 | * port-size = 32-bits = BR2[19:20] = 11 |
| 198 | * no parity checking = BR2[21:22] = 00 |
| 199 | * SDRAM for MSEL = BR2[24:26] = 011 |
| 200 | * Valid = BR[31] = 1 |
| 201 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 202 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 203 | * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 |
| 204 | * |
| 205 | * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into |
| 206 | * FIXME: the top 17 bits of BR2. |
| 207 | */ |
| 208 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 209 | #define CFG_BR2_PRELIM 0xf0001861 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 210 | |
| 211 | /* |
| 212 | * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. |
| 213 | * |
| 214 | * For OR2, need: |
| 215 | * 64MB mask for AM, OR2[0:7] = 1111 1100 |
| 216 | * XAM, OR2[17:18] = 11 |
| 217 | * 9 columns OR2[19-21] = 010 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 218 | * 13 rows OR2[23-25] = 100 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 219 | * EAD set for extra time OR[31] = 1 |
| 220 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 221 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 222 | * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 |
| 223 | */ |
| 224 | |
| 225 | #define CFG_OR2_PRELIM 0xfc006901 |
| 226 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 227 | #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */ |
| 228 | #define CFG_LBC_LBCR 0x00000000 /* LB config reg */ |
| 229 | #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 230 | #define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 231 | |
| 232 | /* |
| 233 | * LSDMR masks |
| 234 | */ |
| 235 | #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) |
| 236 | #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) |
| 237 | #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) |
| 238 | #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) |
| 239 | #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) |
| 240 | #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) |
| 241 | #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) |
| 242 | #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) |
| 243 | #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) |
| 244 | #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) |
| 245 | |
| 246 | #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) |
| 247 | #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) |
| 248 | #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) |
| 249 | #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) |
| 250 | #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) |
| 251 | #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) |
| 252 | #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) |
| 253 | #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) |
| 254 | |
| 255 | /* |
| 256 | * Common settings for all Local Bus SDRAM commands. |
| 257 | * At run time, either BSMA1516 (for CPU 1.1) |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 258 | * or BSMA1617 (for CPU 1.0) (old) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 259 | * is OR'ed in too. |
| 260 | */ |
| 261 | #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \ |
| 262 | | CFG_LBC_LSDMR_PRETOACT7 \ |
| 263 | | CFG_LBC_LSDMR_ACTTORW7 \ |
| 264 | | CFG_LBC_LSDMR_BL8 \ |
| 265 | | CFG_LBC_LSDMR_WRC4 \ |
| 266 | | CFG_LBC_LSDMR_CL3 \ |
| 267 | | CFG_LBC_LSDMR_RFEN \ |
| 268 | ) |
| 269 | |
| 270 | /* |
| 271 | * The CADMUS registers are connected to CS3 on CDS. |
| 272 | * The new memory map places CADMUS at 0xf8000000. |
| 273 | * |
| 274 | * For BR3, need: |
| 275 | * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 |
| 276 | * port-size = 8-bits = BR[19:20] = 01 |
| 277 | * no parity checking = BR[21:22] = 00 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 278 | * GPMC for MSEL = BR[24:26] = 000 |
| 279 | * Valid = BR[31] = 1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 280 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 281 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 282 | * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 |
| 283 | * |
| 284 | * For OR3, need: |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 285 | * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 286 | * disable buffer ctrl OR[19] = 0 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 287 | * CSNT OR[20] = 1 |
| 288 | * ACS OR[21:22] = 11 |
| 289 | * XACS OR[23] = 1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 290 | * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 291 | * SETA OR[28] = 0 |
| 292 | * TRLX OR[29] = 1 |
| 293 | * EHTR OR[30] = 1 |
| 294 | * EAD extra time OR[31] = 1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 295 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 296 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 297 | * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 |
| 298 | */ |
| 299 | |
| 300 | #define CADMUS_BASE_ADDR 0xf8000000 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 301 | #define CFG_BR3_PRELIM 0xf8000801 |
| 302 | #define CFG_OR3_PRELIM 0xfff00ff7 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 303 | |
| 304 | #define CONFIG_L1_INIT_RAM |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 305 | #define CFG_INIT_RAM_LOCK 1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 306 | #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 307 | #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 308 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 309 | #define CFG_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */ |
| 310 | |
| 311 | #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 312 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 313 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 314 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 315 | #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
| 316 | #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 317 | |
| 318 | /* Serial Port */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 319 | #define CONFIG_CONS_INDEX 2 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 320 | #undef CONFIG_SERIAL_SOFTWARE_FIFO |
| 321 | #define CFG_NS16550 |
| 322 | #define CFG_NS16550_SERIAL |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 323 | #define CFG_NS16550_REG_SIZE 1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 324 | #define CFG_NS16550_CLK get_bus_freq(0) |
| 325 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 326 | #define CFG_BAUDRATE_TABLE \ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 327 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 328 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 329 | #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500) |
| 330 | #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 331 | |
| 332 | /* Use the HUSH parser */ |
| 333 | #define CFG_HUSH_PARSER |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 334 | #ifdef CFG_HUSH_PARSER |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 335 | #define CFG_PROMPT_HUSH_PS2 "> " |
| 336 | #endif |
| 337 | |
Matthew McClintock | 40d5fa3 | 2006-06-28 10:43:36 -0500 | [diff] [blame] | 338 | /* pass open firmware flat tree */ |
Kumar Gala | b90d254 | 2007-11-29 00:11:44 -0600 | [diff] [blame] | 339 | #define CONFIG_OF_LIBFDT 1 |
| 340 | #define CONFIG_OF_BOARD_SETUP 1 |
| 341 | #define CONFIG_OF_STDOUT_VIA_ALIAS 1 |
Matthew McClintock | 40d5fa3 | 2006-06-28 10:43:36 -0500 | [diff] [blame] | 342 | |
Jon Loeliger | 2047672 | 2006-10-20 15:50:15 -0500 | [diff] [blame] | 343 | /* |
| 344 | * I2C |
| 345 | */ |
| 346 | #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ |
| 347 | #define CONFIG_HARD_I2C /* I2C with hardware support*/ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 348 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 349 | #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 350 | #define CFG_I2C_EEPROM_ADDR 0x57 |
| 351 | #define CFG_I2C_SLAVE 0x7F |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 352 | #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ |
Jon Loeliger | 2047672 | 2006-10-20 15:50:15 -0500 | [diff] [blame] | 353 | #define CFG_I2C_OFFSET 0x3000 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 354 | |
| 355 | /* |
| 356 | * General PCI |
Sergei Shtylyov | 362dd83 | 2006-12-27 22:07:15 +0300 | [diff] [blame] | 357 | * Memory space is mapped 1-1, but I/O space must start from 0. |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 358 | */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 359 | #define CFG_PCI_PHYS 0x80000000 /* 1G PCI TLB */ |
| 360 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 361 | #define CFG_PCI1_MEM_BASE 0x80000000 |
| 362 | #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 363 | #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
Matthew McClintock | cbfc7ce | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 364 | #define CFG_PCI1_IO_BASE 0x00000000 |
| 365 | #define CFG_PCI1_IO_PHYS 0xe2000000 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 366 | #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 367 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 368 | #ifdef CONFIG_PCI2 |
| 369 | #define CFG_PCI2_MEM_BASE 0xa0000000 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 370 | #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 371 | #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */ |
Andy Fleming | ffa621a | 2007-02-24 01:08:13 -0600 | [diff] [blame] | 372 | #define CFG_PCI2_IO_BASE 0x00000000 |
Zang Roy-r61911 | 41fb7e0 | 2006-12-14 14:14:55 +0800 | [diff] [blame] | 373 | #define CFG_PCI2_IO_PHYS 0xe2800000 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 374 | #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */ |
| 375 | #endif |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 376 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 377 | #ifdef CONFIG_PCIE1 |
| 378 | #define CFG_PCIE1_MEM_BASE 0xa0000000 |
| 379 | #define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE |
| 380 | #define CFG_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
| 381 | #define CFG_PCIE1_IO_BASE 0x00000000 |
| 382 | #define CFG_PCIE1_IO_PHYS 0xe3000000 |
| 383 | #define CFG_PCIE1_IO_SIZE 0x00100000 /* 1M */ |
| 384 | #endif |
Zang Roy-r61911 | 41fb7e0 | 2006-12-14 14:14:55 +0800 | [diff] [blame] | 385 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 386 | #ifdef CONFIG_RIO |
Zang Roy-r61911 | 41fb7e0 | 2006-12-14 14:14:55 +0800 | [diff] [blame] | 387 | /* |
| 388 | * RapidIO MMU |
| 389 | */ |
| 390 | #define CFG_RIO_MEM_BASE 0xC0000000 |
| 391 | #define CFG_RIO_MEM_SIZE 0x20000000 /* 512M */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 392 | #endif |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 393 | |
Randy Vinson | 7f3f2bd | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 394 | #ifdef CONFIG_LEGACY |
| 395 | #define BRIDGE_ID 17 |
| 396 | #define VIA_ID 2 |
| 397 | #else |
| 398 | #define BRIDGE_ID 28 |
| 399 | #define VIA_ID 4 |
| 400 | #endif |
| 401 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 402 | #if defined(CONFIG_PCI) |
| 403 | |
| 404 | #define CONFIG_NET_MULTI |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 405 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 406 | |
| 407 | #undef CONFIG_EEPRO100 |
| 408 | #undef CONFIG_TULIP |
| 409 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 410 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 411 | |
| 412 | /* PCI view of System Memory */ |
| 413 | #define CFG_PCI_MEMORY_BUS 0x00000000 |
| 414 | #define CFG_PCI_MEMORY_PHYS 0x00000000 |
| 415 | #define CFG_PCI_MEMORY_SIZE 0x80000000 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 416 | |
| 417 | #endif /* CONFIG_PCI */ |
| 418 | |
| 419 | |
| 420 | #if defined(CONFIG_TSEC_ENET) |
| 421 | |
| 422 | #ifndef CONFIG_NET_MULTI |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 423 | #define CONFIG_NET_MULTI 1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 424 | #endif |
| 425 | |
| 426 | #define CONFIG_MII 1 /* MII PHY management */ |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 427 | #define CONFIG_TSEC1 1 |
| 428 | #define CONFIG_TSEC1_NAME "eTSEC0" |
| 429 | #define CONFIG_TSEC2 1 |
| 430 | #define CONFIG_TSEC2_NAME "eTSEC1" |
| 431 | #define CONFIG_TSEC3 1 |
| 432 | #define CONFIG_TSEC3_NAME "eTSEC2" |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 433 | #define CONFIG_TSEC4 |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 434 | #define CONFIG_TSEC4_NAME "eTSEC3" |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 435 | #undef CONFIG_MPC85XX_FEC |
| 436 | |
| 437 | #define TSEC1_PHY_ADDR 0 |
| 438 | #define TSEC2_PHY_ADDR 1 |
| 439 | #define TSEC3_PHY_ADDR 2 |
| 440 | #define TSEC4_PHY_ADDR 3 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 441 | |
| 442 | #define TSEC1_PHYIDX 0 |
| 443 | #define TSEC2_PHYIDX 0 |
| 444 | #define TSEC3_PHYIDX 0 |
| 445 | #define TSEC4_PHYIDX 0 |
Andy Fleming | 3a79013 | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 446 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 447 | #define TSEC2_FLAGS TSEC_GIGABIT |
| 448 | #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 449 | #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 450 | |
| 451 | /* Options are: eTSEC[0-3] */ |
| 452 | #define CONFIG_ETHPRIME "eTSEC0" |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 453 | #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 454 | #endif /* CONFIG_TSEC_ENET */ |
| 455 | |
| 456 | /* |
| 457 | * Environment |
| 458 | */ |
| 459 | #define CFG_ENV_IS_IN_FLASH 1 |
| 460 | #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) |
| 461 | #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ |
| 462 | #define CFG_ENV_SIZE 0x2000 |
| 463 | |
| 464 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
| 465 | #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
| 466 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 467 | /* |
Jon Loeliger | 659e2f6 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 468 | * BOOTP options |
| 469 | */ |
| 470 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 471 | #define CONFIG_BOOTP_BOOTPATH |
| 472 | #define CONFIG_BOOTP_GATEWAY |
| 473 | #define CONFIG_BOOTP_HOSTNAME |
| 474 | |
| 475 | |
| 476 | /* |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 477 | * Command line configuration. |
| 478 | */ |
| 479 | #include <config_cmd_default.h> |
| 480 | |
| 481 | #define CONFIG_CMD_PING |
| 482 | #define CONFIG_CMD_I2C |
| 483 | #define CONFIG_CMD_MII |
Kumar Gala | 82ac8c9 | 2007-12-07 12:04:30 -0600 | [diff] [blame] | 484 | #define CONFIG_CMD_ELF |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 485 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 486 | #if defined(CONFIG_PCI) |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 487 | #define CONFIG_CMD_PCI |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 488 | #endif |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 489 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 490 | |
| 491 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 492 | |
| 493 | /* |
| 494 | * Miscellaneous configurable options |
| 495 | */ |
| 496 | #define CFG_LONGHELP /* undef to save memory */ |
Kumar Gala | 22abb2d | 2007-11-29 10:34:28 -0600 | [diff] [blame] | 497 | #define CONFIG_CMDLINE_EDITING /* Command-line editing */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 498 | #define CFG_LOAD_ADDR 0x2000000 /* default load address */ |
| 499 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 500 | #if defined(CONFIG_CMD_KGDB) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 501 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 502 | #else |
| 503 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 504 | #endif |
| 505 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 506 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 507 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 508 | #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ |
| 509 | |
| 510 | /* |
| 511 | * For booting Linux, the board info and command line data |
| 512 | * have to be in the first 8 MB of memory, since this is |
| 513 | * the maximum mapped by the Linux kernel during initialization. |
| 514 | */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 515 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 516 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 517 | /* |
| 518 | * Internal Definitions |
| 519 | * |
| 520 | * Boot Flags |
| 521 | */ |
| 522 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 523 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 524 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 525 | #if defined(CONFIG_CMD_KGDB) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 526 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 527 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 528 | #endif |
| 529 | |
| 530 | /* |
| 531 | * Environment Configuration |
| 532 | */ |
| 533 | |
| 534 | /* The mac addresses for all ethernet interface */ |
| 535 | #if defined(CONFIG_TSEC_ENET) |
Andy Fleming | 10327dc | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 536 | #define CONFIG_HAS_ETH0 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 537 | #define CONFIG_ETHADDR 00:E0:0C:00:00:FD |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 538 | #define CONFIG_HAS_ETH1 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 539 | #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 540 | #define CONFIG_HAS_ETH2 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 541 | #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 542 | #define CONFIG_HAS_ETH3 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 543 | #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 544 | #endif |
| 545 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 546 | #define CONFIG_IPADDR 192.168.1.253 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 547 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 548 | #define CONFIG_HOSTNAME unknown |
| 549 | #define CONFIG_ROOTPATH /nfsroot |
| 550 | #define CONFIG_BOOTFILE 8548cds/uImage.uboot |
| 551 | #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 552 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 553 | #define CONFIG_SERVERIP 192.168.1.1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 554 | #define CONFIG_GATEWAYIP 192.168.1.1 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 555 | #define CONFIG_NETMASK 255.255.255.0 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 556 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 557 | #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 558 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 559 | #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ |
| 560 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 561 | |
| 562 | #define CONFIG_BAUDRATE 115200 |
| 563 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 564 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 565 | "netdev=eth0\0" \ |
| 566 | "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ |
| 567 | "tftpflash=tftpboot $loadaddr $uboot; " \ |
| 568 | "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ |
| 569 | "erase " MK_STR(TEXT_BASE) " +$filesize; " \ |
| 570 | "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ |
| 571 | "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ |
| 572 | "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ |
| 573 | "consoledev=ttyS1\0" \ |
| 574 | "ramdiskaddr=2000000\0" \ |
Andy Fleming | 6c54359 | 2007-08-13 14:38:06 -0500 | [diff] [blame] | 575 | "ramdiskfile=ramdisk.uboot\0" \ |
Ed Swarthout | 4bf4abb | 2007-08-21 09:38:59 -0500 | [diff] [blame] | 576 | "fdtaddr=c00000\0" \ |
Kumar Gala | 22abb2d | 2007-11-29 10:34:28 -0600 | [diff] [blame] | 577 | "fdtfile=mpc8548cds.dtb\0" |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 578 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 579 | #define CONFIG_NFSBOOTCOMMAND \ |
| 580 | "setenv bootargs root=/dev/nfs rw " \ |
| 581 | "nfsroot=$serverip:$rootpath " \ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 582 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 583 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 584 | "tftp $loadaddr $bootfile;" \ |
Ed Swarthout | 4bf4abb | 2007-08-21 09:38:59 -0500 | [diff] [blame] | 585 | "tftp $fdtaddr $fdtfile;" \ |
| 586 | "bootm $loadaddr - $fdtaddr" |
Andy Fleming | 8272dc2 | 2006-09-13 10:33:35 -0500 | [diff] [blame] | 587 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 588 | |
| 589 | #define CONFIG_RAMBOOTCOMMAND \ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 590 | "setenv bootargs root=/dev/ram rw " \ |
| 591 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 592 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 593 | "tftp $loadaddr $bootfile;" \ |
Ed Swarthout | 4bf4abb | 2007-08-21 09:38:59 -0500 | [diff] [blame] | 594 | "tftp $fdtaddr $fdtfile;" \ |
| 595 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 596 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 597 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 598 | |
| 599 | #endif /* __CONFIG_H */ |