blob: 6827ffb431da36a9681160878055c8511b4c9c5b [file] [log] [blame]
Andy Fleming50586ef2008-10-30 16:47:16 -05001/*
Jerry Huangd621da02011-01-06 23:42:19 -06002 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Andy Fleming50586ef2008-10-30 16:47:16 -05003 * Andy Fleming
4 *
5 * Based vaguely on the pxa mmc code:
6 * (C) Copyright 2003
7 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Andy Fleming50586ef2008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Anton Vorontsovb33433a2009-06-10 00:25:29 +040015#include <hwconfig.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050016#include <mmc.h>
17#include <part.h>
18#include <malloc.h>
19#include <mmc.h>
20#include <fsl_esdhc.h>
Anton Vorontsovb33433a2009-06-10 00:25:29 +040021#include <fdt_support.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050022#include <asm/io.h>
23
Andy Fleming50586ef2008-10-30 16:47:16 -050024DECLARE_GLOBAL_DATA_PTR;
25
Ye.Lia3d6e382014-11-04 15:35:49 +080026#define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
27 IRQSTATEN_CINT | \
28 IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
29 IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
30 IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
31 IRQSTATEN_DINT)
32
Andy Fleming50586ef2008-10-30 16:47:16 -050033struct fsl_esdhc {
Haijun.Zhang511948b2013-10-30 11:37:55 +080034 uint dsaddr; /* SDMA system address register */
35 uint blkattr; /* Block attributes register */
36 uint cmdarg; /* Command argument register */
37 uint xfertyp; /* Transfer type register */
38 uint cmdrsp0; /* Command response 0 register */
39 uint cmdrsp1; /* Command response 1 register */
40 uint cmdrsp2; /* Command response 2 register */
41 uint cmdrsp3; /* Command response 3 register */
42 uint datport; /* Buffer data port register */
43 uint prsstat; /* Present state register */
44 uint proctl; /* Protocol control register */
45 uint sysctl; /* System Control Register */
46 uint irqstat; /* Interrupt status register */
47 uint irqstaten; /* Interrupt status enable register */
48 uint irqsigen; /* Interrupt signal enable register */
49 uint autoc12err; /* Auto CMD error status register */
50 uint hostcapblt; /* Host controller capabilities register */
51 uint wml; /* Watermark level register */
52 uint mixctrl; /* For USDHC */
53 char reserved1[4]; /* reserved */
54 uint fevt; /* Force event register */
55 uint admaes; /* ADMA error status register */
56 uint adsaddr; /* ADMA system address register */
Otavio Salvadorf022d362015-02-17 10:42:43 -020057 char reserved2[100]; /* reserved */
58 uint vendorspec; /* Vendor Specific register */
Peng Fan323aaaa2015-03-10 15:35:46 +080059 char reserved3[56]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080060 uint hostver; /* Host controller version register */
Haijun.Zhang511948b2013-10-30 11:37:55 +080061 char reserved4[4]; /* reserved */
Otavio Salvadorf022d362015-02-17 10:42:43 -020062 uint dmaerraddr; /* DMA error address register */
Haijun.Zhang511948b2013-10-30 11:37:55 +080063 char reserved5[4]; /* reserved */
Otavio Salvadorf022d362015-02-17 10:42:43 -020064 uint dmaerrattr; /* DMA error attribute register */
65 char reserved6[4]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080066 uint hostcapblt2; /* Host controller capabilities register 2 */
Otavio Salvadorf022d362015-02-17 10:42:43 -020067 char reserved7[8]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080068 uint tcr; /* Tuning control register */
Otavio Salvadorf022d362015-02-17 10:42:43 -020069 char reserved8[28]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080070 uint sddirctl; /* SD direction control register */
Otavio Salvadorf022d362015-02-17 10:42:43 -020071 char reserved9[712]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080072 uint scr; /* eSDHC control register */
Andy Fleming50586ef2008-10-30 16:47:16 -050073};
74
75/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipseafa90a2012-10-29 13:34:44 +000076static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleming50586ef2008-10-30 16:47:16 -050077{
78 uint xfertyp = 0;
79
80 if (data) {
Dipen Dudhat77c14582009-10-05 15:41:58 +053081 xfertyp |= XFERTYP_DPSEL;
82#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
83 xfertyp |= XFERTYP_DMAEN;
84#endif
Andy Fleming50586ef2008-10-30 16:47:16 -050085 if (data->blocks > 1) {
86 xfertyp |= XFERTYP_MSBSEL;
87 xfertyp |= XFERTYP_BCEN;
Jerry Huangd621da02011-01-06 23:42:19 -060088#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
89 xfertyp |= XFERTYP_AC12EN;
90#endif
Andy Fleming50586ef2008-10-30 16:47:16 -050091 }
92
93 if (data->flags & MMC_DATA_READ)
94 xfertyp |= XFERTYP_DTDSEL;
95 }
96
97 if (cmd->resp_type & MMC_RSP_CRC)
98 xfertyp |= XFERTYP_CCCEN;
99 if (cmd->resp_type & MMC_RSP_OPCODE)
100 xfertyp |= XFERTYP_CICEN;
101 if (cmd->resp_type & MMC_RSP_136)
102 xfertyp |= XFERTYP_RSPTYP_136;
103 else if (cmd->resp_type & MMC_RSP_BUSY)
104 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
105 else if (cmd->resp_type & MMC_RSP_PRESENT)
106 xfertyp |= XFERTYP_RSPTYP_48;
107
Yangbo Lu8b064602015-03-20 19:28:31 -0700108#if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240) || \
Shaohui Xie512bdbd2015-09-11 19:02:13 +0800109 defined(CONFIG_LS102XA) || defined(CONFIG_FSL_LAYERSCAPE) || \
110 defined(CONFIG_PPC_T4160)
Jason Liu4571de32011-03-22 01:32:31 +0000111 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
112 xfertyp |= XFERTYP_CMDTYP_ABORT;
113#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500114 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
115}
116
Dipen Dudhat77c14582009-10-05 15:41:58 +0530117#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
118/*
119 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
120 */
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200121static void
Dipen Dudhat77c14582009-10-05 15:41:58 +0530122esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
123{
Ira Snyder8eee2bd2011-12-23 08:30:40 +0000124 struct fsl_esdhc_cfg *cfg = mmc->priv;
125 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530126 uint blocks;
127 char *buffer;
128 uint databuf;
129 uint size;
130 uint irqstat;
131 uint timeout;
132
133 if (data->flags & MMC_DATA_READ) {
134 blocks = data->blocks;
135 buffer = data->dest;
136 while (blocks) {
137 timeout = PIO_TIMEOUT;
138 size = data->blocksize;
139 irqstat = esdhc_read32(&regs->irqstat);
140 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
141 && --timeout);
142 if (timeout <= 0) {
143 printf("\nData Read Failed in PIO Mode.");
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200144 return;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530145 }
146 while (size && (!(irqstat & IRQSTAT_TC))) {
147 udelay(100); /* Wait before last byte transfer complete */
148 irqstat = esdhc_read32(&regs->irqstat);
149 databuf = in_le32(&regs->datport);
150 *((uint *)buffer) = databuf;
151 buffer += 4;
152 size -= 4;
153 }
154 blocks--;
155 }
156 } else {
157 blocks = data->blocks;
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200158 buffer = (char *)data->src;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530159 while (blocks) {
160 timeout = PIO_TIMEOUT;
161 size = data->blocksize;
162 irqstat = esdhc_read32(&regs->irqstat);
163 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
164 && --timeout);
165 if (timeout <= 0) {
166 printf("\nData Write Failed in PIO Mode.");
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200167 return;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530168 }
169 while (size && (!(irqstat & IRQSTAT_TC))) {
170 udelay(100); /* Wait before last byte transfer complete */
171 databuf = *((uint *)buffer);
172 buffer += 4;
173 size -= 4;
174 irqstat = esdhc_read32(&regs->irqstat);
175 out_le32(&regs->datport, databuf);
176 }
177 blocks--;
178 }
179 }
180}
181#endif
182
Andy Fleming50586ef2008-10-30 16:47:16 -0500183static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
184{
Andy Fleming50586ef2008-10-30 16:47:16 -0500185 int timeout;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200186 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicc67bee12010-02-05 15:11:27 +0100187 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800188#ifdef CONFIG_FSL_LAYERSCAPE
Yangbo Lu8b064602015-03-20 19:28:31 -0700189 dma_addr_t addr;
190#endif
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200191 uint wml_value;
Andy Fleming50586ef2008-10-30 16:47:16 -0500192
193 wml_value = data->blocksize/4;
194
195 if (data->flags & MMC_DATA_READ) {
Priyanka Jain32c8cfb2011-02-09 09:24:10 +0530196 if (wml_value > WML_RD_WML_MAX)
197 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleming50586ef2008-10-30 16:47:16 -0500198
Roy Zangab467c52010-02-09 18:23:33 +0800199 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Ye.Li71689772014-02-20 18:00:57 +0800200#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800201#ifdef CONFIG_FSL_LAYERSCAPE
Yangbo Lu8b064602015-03-20 19:28:31 -0700202 addr = virt_to_phys((void *)(data->dest));
203 if (upper_32_bits(addr))
204 printf("Error found for upper 32 bits\n");
205 else
206 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
207#else
Stefano Babicc67bee12010-02-05 15:11:27 +0100208 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Ye.Li71689772014-02-20 18:00:57 +0800209#endif
Yangbo Lu8b064602015-03-20 19:28:31 -0700210#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500211 } else {
Ye.Li71689772014-02-20 18:00:57 +0800212#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eric Nelsone576bd92012-04-25 14:28:48 +0000213 flush_dcache_range((ulong)data->src,
214 (ulong)data->src+data->blocks
215 *data->blocksize);
Ye.Li71689772014-02-20 18:00:57 +0800216#endif
Priyanka Jain32c8cfb2011-02-09 09:24:10 +0530217 if (wml_value > WML_WR_WML_MAX)
218 wml_value = WML_WR_WML_MAX_VAL;
Stefano Babicc67bee12010-02-05 15:11:27 +0100219 if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
Andy Fleming50586ef2008-10-30 16:47:16 -0500220 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
221 return TIMEOUT;
222 }
Roy Zangab467c52010-02-09 18:23:33 +0800223
224 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
225 wml_value << 16);
Ye.Li71689772014-02-20 18:00:57 +0800226#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800227#ifdef CONFIG_FSL_LAYERSCAPE
Yangbo Lu8b064602015-03-20 19:28:31 -0700228 addr = virt_to_phys((void *)(data->src));
229 if (upper_32_bits(addr))
230 printf("Error found for upper 32 bits\n");
231 else
232 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
233#else
Stefano Babicc67bee12010-02-05 15:11:27 +0100234 esdhc_write32(&regs->dsaddr, (u32)data->src);
Ye.Li71689772014-02-20 18:00:57 +0800235#endif
Yangbo Lu8b064602015-03-20 19:28:31 -0700236#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500237 }
238
Stefano Babicc67bee12010-02-05 15:11:27 +0100239 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleming50586ef2008-10-30 16:47:16 -0500240
241 /* Calculate the timeout period for data transactions */
Priyanka Jainb71ea332011-03-03 09:18:56 +0530242 /*
243 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
244 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
245 * So, Number of SD Clock cycles for 0.25sec should be minimum
246 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500247 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainb71ea332011-03-03 09:18:56 +0530248 * As 1) >= 2)
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500249 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainb71ea332011-03-03 09:18:56 +0530250 * Taking log2 both the sides
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500251 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainb71ea332011-03-03 09:18:56 +0530252 * Rounding up to next power of 2
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500253 * => timeout + 13 = log2(mmc->clock/4) + 1
254 * => timeout + 13 = fls(mmc->clock/4)
Yangbo Lue978a312015-12-30 14:19:30 +0800255 *
256 * However, the MMC spec "It is strongly recommended for hosts to
257 * implement more than 500ms timeout value even if the card
258 * indicates the 250ms maximum busy length." Even the previous
259 * value of 300ms is known to be insufficient for some cards.
260 * So, we use
261 * => timeout + 13 = fls(mmc->clock/2)
Priyanka Jainb71ea332011-03-03 09:18:56 +0530262 */
Yangbo Lue978a312015-12-30 14:19:30 +0800263 timeout = fls(mmc->clock/2);
Andy Fleming50586ef2008-10-30 16:47:16 -0500264 timeout -= 13;
265
266 if (timeout > 14)
267 timeout = 14;
268
269 if (timeout < 0)
270 timeout = 0;
271
Kumar Gala5103a032011-01-29 15:36:10 -0600272#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
273 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
274 timeout++;
275#endif
276
Haijun.Zhang1336e2d2014-03-18 17:04:23 +0800277#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
278 timeout = 0xE;
279#endif
Stefano Babicc67bee12010-02-05 15:11:27 +0100280 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleming50586ef2008-10-30 16:47:16 -0500281
282 return 0;
283}
284
Eric Nelsone576bd92012-04-25 14:28:48 +0000285static void check_and_invalidate_dcache_range
286 (struct mmc_cmd *cmd,
287 struct mmc_data *data) {
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800288#ifdef CONFIG_FSL_LAYERSCAPE
Yangbo Lu8b064602015-03-20 19:28:31 -0700289 unsigned start = 0;
290#else
Eric Nelsone576bd92012-04-25 14:28:48 +0000291 unsigned start = (unsigned)data->dest ;
Yangbo Lu8b064602015-03-20 19:28:31 -0700292#endif
Eric Nelsone576bd92012-04-25 14:28:48 +0000293 unsigned size = roundup(ARCH_DMA_MINALIGN,
294 data->blocks*data->blocksize);
295 unsigned end = start+size ;
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800296#ifdef CONFIG_FSL_LAYERSCAPE
Yangbo Lu8b064602015-03-20 19:28:31 -0700297 dma_addr_t addr;
298
299 addr = virt_to_phys((void *)(data->dest));
300 if (upper_32_bits(addr))
301 printf("Error found for upper 32 bits\n");
302 else
303 start = lower_32_bits(addr);
304#endif
Eric Nelsone576bd92012-04-25 14:28:48 +0000305 invalidate_dcache_range(start, end);
306}
Tom Rini10dc7772014-05-23 09:19:05 -0400307
Andy Fleming50586ef2008-10-30 16:47:16 -0500308/*
309 * Sends a command out on the bus. Takes the mmc pointer,
310 * a command pointer, and an optional data pointer.
311 */
312static int
313esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
314{
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500315 int err = 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500316 uint xfertyp;
317 uint irqstat;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200318 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicc67bee12010-02-05 15:11:27 +0100319 volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleming50586ef2008-10-30 16:47:16 -0500320
Jerry Huangd621da02011-01-06 23:42:19 -0600321#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
322 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
323 return 0;
324#endif
325
Stefano Babicc67bee12010-02-05 15:11:27 +0100326 esdhc_write32(&regs->irqstat, -1);
Andy Fleming50586ef2008-10-30 16:47:16 -0500327
328 sync();
329
330 /* Wait for the bus to be idle */
Stefano Babicc67bee12010-02-05 15:11:27 +0100331 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
332 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
333 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500334
Stefano Babicc67bee12010-02-05 15:11:27 +0100335 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
336 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500337
338 /* Wait at least 8 SD clock cycles before the next command */
339 /*
340 * Note: This is way more than 8 cycles, but 1ms seems to
341 * resolve timing issues with some cards
342 */
343 udelay(1000);
344
345 /* Set up for a data transfer if we have one */
346 if (data) {
Andy Fleming50586ef2008-10-30 16:47:16 -0500347 err = esdhc_setup_data(mmc, data);
348 if(err)
349 return err;
Peng Fan4683b222015-06-25 10:32:26 +0800350
351 if (data->flags & MMC_DATA_READ)
352 check_and_invalidate_dcache_range(cmd, data);
Andy Fleming50586ef2008-10-30 16:47:16 -0500353 }
354
355 /* Figure out the transfer arguments */
356 xfertyp = esdhc_xfertyp(cmd, data);
357
Andrew Gabbasov01b77352013-06-11 10:34:22 -0500358 /* Mask all irqs */
359 esdhc_write32(&regs->irqsigen, 0);
360
Andy Fleming50586ef2008-10-30 16:47:16 -0500361 /* Send the command */
Stefano Babicc67bee12010-02-05 15:11:27 +0100362 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
Jason Liu46927082011-11-25 00:18:04 +0000363#if defined(CONFIG_FSL_USDHC)
364 esdhc_write32(&regs->mixctrl,
Volodymyr Riazantsev0e1bf612015-01-20 10:16:44 -0500365 (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
366 | (mmc->ddr_mode ? XFERTYP_DDREN : 0));
Jason Liu46927082011-11-25 00:18:04 +0000367 esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
368#else
Stefano Babicc67bee12010-02-05 15:11:27 +0100369 esdhc_write32(&regs->xfertyp, xfertyp);
Jason Liu46927082011-11-25 00:18:04 +0000370#endif
Dirk Behme7a5b8022012-03-26 03:13:05 +0000371
Andy Fleming50586ef2008-10-30 16:47:16 -0500372 /* Wait for the command to complete */
Dirk Behme7a5b8022012-03-26 03:13:05 +0000373 while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
Stefano Babicc67bee12010-02-05 15:11:27 +0100374 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500375
Stefano Babicc67bee12010-02-05 15:11:27 +0100376 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleming50586ef2008-10-30 16:47:16 -0500377
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500378 if (irqstat & CMD_ERR) {
379 err = COMM_ERR;
380 goto out;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000381 }
382
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500383 if (irqstat & IRQSTAT_CTOE) {
384 err = TIMEOUT;
385 goto out;
386 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500387
Otavio Salvadorf022d362015-02-17 10:42:43 -0200388 /* Switch voltage to 1.8V if CMD11 succeeded */
389 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
390 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
391
392 printf("Run CMD11 1.8V switch\n");
393 /* Sleep for 5 ms - max time for card to switch to 1.8V */
394 udelay(5000);
395 }
396
Dirk Behme7a5b8022012-03-26 03:13:05 +0000397 /* Workaround for ESDHC errata ENGcm03648 */
398 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu253d5bd2015-04-15 10:13:12 +0800399 int timeout = 6000;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000400
Yangbo Lu253d5bd2015-04-15 10:13:12 +0800401 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behme7a5b8022012-03-26 03:13:05 +0000402 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
403 PRSSTAT_DAT0)) {
404 udelay(100);
405 timeout--;
406 }
407
408 if (timeout <= 0) {
409 printf("Timeout waiting for DAT0 to go high!\n");
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500410 err = TIMEOUT;
411 goto out;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000412 }
413 }
414
Andy Fleming50586ef2008-10-30 16:47:16 -0500415 /* Copy the response to the response buffer */
416 if (cmd->resp_type & MMC_RSP_136) {
417 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
418
Stefano Babicc67bee12010-02-05 15:11:27 +0100419 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
420 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
421 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
422 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincent998be3d2009-04-05 13:30:56 +0530423 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
424 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
425 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
426 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleming50586ef2008-10-30 16:47:16 -0500427 } else
Stefano Babicc67bee12010-02-05 15:11:27 +0100428 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleming50586ef2008-10-30 16:47:16 -0500429
430 /* Wait until all of the blocks are transferred */
431 if (data) {
Dipen Dudhat77c14582009-10-05 15:41:58 +0530432#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
433 esdhc_pio_read_write(mmc, data);
434#else
Andy Fleming50586ef2008-10-30 16:47:16 -0500435 do {
Stefano Babicc67bee12010-02-05 15:11:27 +0100436 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleming50586ef2008-10-30 16:47:16 -0500437
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500438 if (irqstat & IRQSTAT_DTOE) {
439 err = TIMEOUT;
440 goto out;
441 }
Frans Meulenbroeks63fb5a72010-07-31 04:45:18 +0000442
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500443 if (irqstat & DATA_ERR) {
444 err = COMM_ERR;
445 goto out;
446 }
Andrew Gabbasov9b74dc52013-04-07 23:06:08 +0000447 } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
Ye.Li71689772014-02-20 18:00:57 +0800448
Peng Fan4683b222015-06-25 10:32:26 +0800449 /*
450 * Need invalidate the dcache here again to avoid any
451 * cache-fill during the DMA operations such as the
452 * speculative pre-fetching etc.
453 */
Eric Nelson54899fc2013-04-03 12:31:56 +0000454 if (data->flags & MMC_DATA_READ)
455 check_and_invalidate_dcache_range(cmd, data);
Ye.Li71689772014-02-20 18:00:57 +0800456#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500457 }
458
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500459out:
460 /* Reset CMD and DATA portions on error */
461 if (err) {
462 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
463 SYSCTL_RSTC);
464 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
465 ;
466
467 if (data) {
468 esdhc_write32(&regs->sysctl,
469 esdhc_read32(&regs->sysctl) |
470 SYSCTL_RSTD);
471 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
472 ;
473 }
Otavio Salvadorf022d362015-02-17 10:42:43 -0200474
475 /* If this was CMD11, then notify that power cycle is needed */
476 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
477 printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500478 }
479
Stefano Babicc67bee12010-02-05 15:11:27 +0100480 esdhc_write32(&regs->irqstat, -1);
Andy Fleming50586ef2008-10-30 16:47:16 -0500481
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500482 return err;
Andy Fleming50586ef2008-10-30 16:47:16 -0500483}
484
Kim Phillipseafa90a2012-10-29 13:34:44 +0000485static void set_sysctl(struct mmc *mmc, uint clock)
Andy Fleming50586ef2008-10-30 16:47:16 -0500486{
Andy Fleming50586ef2008-10-30 16:47:16 -0500487 int div, pre_div;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200488 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicc67bee12010-02-05 15:11:27 +0100489 volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Benoît Thébaudeaua2ac1b32012-10-01 08:36:25 +0000490 int sdhc_clk = cfg->sdhc_clk;
Andy Fleming50586ef2008-10-30 16:47:16 -0500491 uint clk;
492
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200493 if (clock < mmc->cfg->f_min)
494 clock = mmc->cfg->f_min;
Stefano Babicc67bee12010-02-05 15:11:27 +0100495
Andy Fleming50586ef2008-10-30 16:47:16 -0500496 if (sdhc_clk / 16 > clock) {
497 for (pre_div = 2; pre_div < 256; pre_div *= 2)
498 if ((sdhc_clk / pre_div) <= (clock * 16))
499 break;
500 } else
501 pre_div = 2;
502
503 for (div = 1; div <= 16; div++)
504 if ((sdhc_clk / (div * pre_div)) <= clock)
505 break;
506
Volodymyr Riazantsev0e1bf612015-01-20 10:16:44 -0500507 pre_div >>= mmc->ddr_mode ? 2 : 1;
Andy Fleming50586ef2008-10-30 16:47:16 -0500508 div -= 1;
509
510 clk = (pre_div << 8) | (div << 4);
511
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700512#ifdef CONFIG_FSL_USDHC
513 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
514#else
Kumar Galacc4d1222010-03-18 15:51:05 -0500515 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700516#endif
Stefano Babicc67bee12010-02-05 15:11:27 +0100517
518 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleming50586ef2008-10-30 16:47:16 -0500519
520 udelay(10000);
521
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700522#ifdef CONFIG_FSL_USDHC
523 esdhc_clrbits32(&regs->sysctl, SYSCTL_RSTA);
524#else
525 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
526#endif
Stefano Babicc67bee12010-02-05 15:11:27 +0100527
Andy Fleming50586ef2008-10-30 16:47:16 -0500528}
529
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800530#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
531static void esdhc_clock_control(struct mmc *mmc, bool enable)
532{
533 struct fsl_esdhc_cfg *cfg = mmc->priv;
534 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
535 u32 value;
536 u32 time_out;
537
538 value = esdhc_read32(&regs->sysctl);
539
540 if (enable)
541 value |= SYSCTL_CKEN;
542 else
543 value &= ~SYSCTL_CKEN;
544
545 esdhc_write32(&regs->sysctl, value);
546
547 time_out = 20;
548 value = PRSSTAT_SDSTB;
549 while (!(esdhc_read32(&regs->prsstat) & value)) {
550 if (time_out == 0) {
551 printf("fsl_esdhc: Internal clock never stabilised.\n");
552 break;
553 }
554 time_out--;
555 mdelay(1);
556 }
557}
558#endif
559
Andy Fleming50586ef2008-10-30 16:47:16 -0500560static void esdhc_set_ios(struct mmc *mmc)
561{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200562 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicc67bee12010-02-05 15:11:27 +0100563 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleming50586ef2008-10-30 16:47:16 -0500564
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800565#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
566 /* Select to use peripheral clock */
567 esdhc_clock_control(mmc, false);
568 esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
569 esdhc_clock_control(mmc, true);
570#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500571 /* Set the clock speed */
572 set_sysctl(mmc, mmc->clock);
573
574 /* Set the bus width */
Stefano Babicc67bee12010-02-05 15:11:27 +0100575 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleming50586ef2008-10-30 16:47:16 -0500576
577 if (mmc->bus_width == 4)
Stefano Babicc67bee12010-02-05 15:11:27 +0100578 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleming50586ef2008-10-30 16:47:16 -0500579 else if (mmc->bus_width == 8)
Stefano Babicc67bee12010-02-05 15:11:27 +0100580 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
581
Andy Fleming50586ef2008-10-30 16:47:16 -0500582}
583
584static int esdhc_init(struct mmc *mmc)
585{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200586 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicc67bee12010-02-05 15:11:27 +0100587 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleming50586ef2008-10-30 16:47:16 -0500588 int timeout = 1000;
589
Stefano Babicc67bee12010-02-05 15:11:27 +0100590 /* Reset the entire host controller */
Dirk Behmea61da722013-07-15 15:44:29 +0200591 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicc67bee12010-02-05 15:11:27 +0100592
593 /* Wait until the controller is available */
594 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
595 udelay(1000);
596
Benoît Thébaudeau16e43f32012-08-13 07:28:16 +0000597#ifndef ARCH_MXC
P.V.Suresh2c1764e2010-12-04 10:37:23 +0530598 /* Enable cache snooping */
Benoît Thébaudeau16e43f32012-08-13 07:28:16 +0000599 esdhc_write32(&regs->scr, 0x00000040);
600#endif
P.V.Suresh2c1764e2010-12-04 10:37:23 +0530601
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700602#ifndef CONFIG_FSL_USDHC
Dirk Behmea61da722013-07-15 15:44:29 +0200603 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700604#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500605
606 /* Set the initial clock speed */
Jerry Huang4a6ee172010-11-25 17:06:07 +0000607 mmc_set_clock(mmc, 400000);
Andy Fleming50586ef2008-10-30 16:47:16 -0500608
609 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicc67bee12010-02-05 15:11:27 +0100610 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleming50586ef2008-10-30 16:47:16 -0500611
612 /* Put the PROCTL reg back to the default */
Stefano Babicc67bee12010-02-05 15:11:27 +0100613 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleming50586ef2008-10-30 16:47:16 -0500614
Stefano Babicc67bee12010-02-05 15:11:27 +0100615 /* Set timout to the maximum value */
616 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleming50586ef2008-10-30 16:47:16 -0500617
Otavio Salvadoree0c5382015-02-17 10:42:44 -0200618#ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT
619 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
620#endif
621
Thierry Redingd48d2e22012-01-02 01:15:38 +0000622 return 0;
623}
Andy Fleming50586ef2008-10-30 16:47:16 -0500624
Thierry Redingd48d2e22012-01-02 01:15:38 +0000625static int esdhc_getcd(struct mmc *mmc)
626{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200627 struct fsl_esdhc_cfg *cfg = mmc->priv;
Thierry Redingd48d2e22012-01-02 01:15:38 +0000628 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
629 int timeout = 1000;
Stefano Babicc67bee12010-02-05 15:11:27 +0100630
Haijun.Zhangf7e27cc2014-01-10 13:52:17 +0800631#ifdef CONFIG_ESDHC_DETECT_QUIRK
632 if (CONFIG_ESDHC_DETECT_QUIRK)
633 return 1;
634#endif
Thierry Redingd48d2e22012-01-02 01:15:38 +0000635 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
636 udelay(1000);
637
638 return timeout > 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500639}
640
Jerry Huang48bb3bb2010-03-18 15:57:06 -0500641static void esdhc_reset(struct fsl_esdhc *regs)
642{
643 unsigned long timeout = 100; /* wait max 100 ms */
644
645 /* reset the controller */
Dirk Behmea61da722013-07-15 15:44:29 +0200646 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Jerry Huang48bb3bb2010-03-18 15:57:06 -0500647
648 /* hardware clears the bit when it is done */
649 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
650 udelay(1000);
651 if (!timeout)
652 printf("MMC/SD: Reset never completed.\n");
653}
654
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200655static const struct mmc_ops esdhc_ops = {
656 .send_cmd = esdhc_send_cmd,
657 .set_ios = esdhc_set_ios,
658 .init = esdhc_init,
659 .getcd = esdhc_getcd,
660};
661
Stefano Babicc67bee12010-02-05 15:11:27 +0100662int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
Andy Fleming50586ef2008-10-30 16:47:16 -0500663{
Stefano Babicc67bee12010-02-05 15:11:27 +0100664 struct fsl_esdhc *regs;
Andy Fleming50586ef2008-10-30 16:47:16 -0500665 struct mmc *mmc;
Li Yang030955c2010-11-25 17:06:09 +0000666 u32 caps, voltage_caps;
Andy Fleming50586ef2008-10-30 16:47:16 -0500667
Stefano Babicc67bee12010-02-05 15:11:27 +0100668 if (!cfg)
669 return -1;
670
Stefano Babicc67bee12010-02-05 15:11:27 +0100671 regs = (struct fsl_esdhc *)cfg->esdhc_base;
672
Jerry Huang48bb3bb2010-03-18 15:57:06 -0500673 /* First reset the eSDHC controller */
674 esdhc_reset(regs);
675
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700676#ifndef CONFIG_FSL_USDHC
Jerry Huang975324a2012-05-17 23:57:02 +0000677 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
678 | SYSCTL_IPGEN | SYSCTL_CKEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700679#endif
Jerry Huang975324a2012-05-17 23:57:02 +0000680
Ye.Lia3d6e382014-11-04 15:35:49 +0800681 writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200682 memset(&cfg->cfg, 0, sizeof(cfg->cfg));
683
Li Yang030955c2010-11-25 17:06:09 +0000684 voltage_caps = 0;
Wang Huan19060bd2014-09-05 13:52:40 +0800685 caps = esdhc_read32(&regs->hostcapblt);
Roy Zang3b4456e2011-01-07 00:06:47 -0600686
687#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
688 caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
689 ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
690#endif
Haijun.Zhangef38f3f2013-10-31 09:38:19 +0800691
692/* T4240 host controller capabilities register should have VS33 bit */
693#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
694 caps = caps | ESDHC_HOSTCAPBLT_VS33;
695#endif
696
Andy Fleming50586ef2008-10-30 16:47:16 -0500697 if (caps & ESDHC_HOSTCAPBLT_VS18)
Li Yang030955c2010-11-25 17:06:09 +0000698 voltage_caps |= MMC_VDD_165_195;
Andy Fleming50586ef2008-10-30 16:47:16 -0500699 if (caps & ESDHC_HOSTCAPBLT_VS30)
Li Yang030955c2010-11-25 17:06:09 +0000700 voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
Andy Fleming50586ef2008-10-30 16:47:16 -0500701 if (caps & ESDHC_HOSTCAPBLT_VS33)
Li Yang030955c2010-11-25 17:06:09 +0000702 voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
703
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200704 cfg->cfg.name = "FSL_SDHC";
705 cfg->cfg.ops = &esdhc_ops;
Li Yang030955c2010-11-25 17:06:09 +0000706#ifdef CONFIG_SYS_SD_VOLTAGE
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200707 cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
Li Yang030955c2010-11-25 17:06:09 +0000708#else
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200709 cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yang030955c2010-11-25 17:06:09 +0000710#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200711 if ((cfg->cfg.voltages & voltage_caps) == 0) {
Li Yang030955c2010-11-25 17:06:09 +0000712 printf("voltage not supported by controller\n");
713 return -1;
714 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500715
Rob Herring5a203972015-03-23 17:56:59 -0500716 cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
Volodymyr Riazantsev0e1bf612015-01-20 10:16:44 -0500717#ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
718 cfg->cfg.host_caps |= MMC_MODE_DDR_52MHz;
719#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500720
Abbas Razaaad46592013-03-25 09:13:34 +0000721 if (cfg->max_bus_width > 0) {
722 if (cfg->max_bus_width < 8)
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200723 cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
Abbas Razaaad46592013-03-25 09:13:34 +0000724 if (cfg->max_bus_width < 4)
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200725 cfg->cfg.host_caps &= ~MMC_MODE_4BIT;
Abbas Razaaad46592013-03-25 09:13:34 +0000726 }
727
Andy Fleming50586ef2008-10-30 16:47:16 -0500728 if (caps & ESDHC_HOSTCAPBLT_HSS)
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200729 cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleming50586ef2008-10-30 16:47:16 -0500730
Haijun.Zhangd47e3d22014-01-10 13:52:18 +0800731#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
732 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200733 cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
Haijun.Zhangd47e3d22014-01-10 13:52:18 +0800734#endif
735
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200736 cfg->cfg.f_min = 400000;
Tom Rini21008ad2014-11-26 11:22:29 -0500737 cfg->cfg.f_max = min(cfg->sdhc_clk, (u32)52000000);
Andy Fleming50586ef2008-10-30 16:47:16 -0500738
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200739 cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
740
741 mmc = mmc_create(&cfg->cfg, cfg);
742 if (mmc == NULL)
743 return -1;
Andy Fleming50586ef2008-10-30 16:47:16 -0500744
745 return 0;
746}
747
748int fsl_esdhc_mmc_init(bd_t *bis)
749{
Stefano Babicc67bee12010-02-05 15:11:27 +0100750 struct fsl_esdhc_cfg *cfg;
751
Fabio Estevam88227a12012-12-27 08:51:08 +0000752 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
Stefano Babicc67bee12010-02-05 15:11:27 +0100753 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Simon Glasse9adeca2012-12-13 20:49:05 +0000754 cfg->sdhc_clk = gd->arch.sdhc_clk;
Stefano Babicc67bee12010-02-05 15:11:27 +0100755 return fsl_esdhc_initialize(bis, cfg);
Andy Fleming50586ef2008-10-30 16:47:16 -0500756}
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400757
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800758#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
759void mmc_adapter_card_type_ident(void)
760{
761 u8 card_id;
762 u8 value;
763
764 card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
765 gd->arch.sdhc_adapter = card_id;
766
767 switch (card_id) {
768 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
Yangbo Lucdc69552015-09-17 10:27:12 +0800769 value = QIXIS_READ(brdcfg[5]);
770 value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
771 QIXIS_WRITE(brdcfg[5], value);
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800772 break;
773 case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
Yangbo Lubf50be82015-09-17 10:27:48 +0800774 value = QIXIS_READ(pwr_ctl[1]);
775 value |= QIXIS_EVDD_BY_SDHC_VS;
776 QIXIS_WRITE(pwr_ctl[1], value);
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800777 break;
778 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
779 value = QIXIS_READ(brdcfg[5]);
780 value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
781 QIXIS_WRITE(brdcfg[5], value);
782 break;
783 case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
784 break;
785 case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
786 break;
787 case QIXIS_ESDHC_ADAPTER_TYPE_SD:
788 break;
789 case QIXIS_ESDHC_NO_ADAPTER:
790 break;
791 default:
792 break;
793 }
794}
795#endif
796
Stefano Babicc67bee12010-02-05 15:11:27 +0100797#ifdef CONFIG_OF_LIBFDT
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400798void fdt_fixup_esdhc(void *blob, bd_t *bd)
799{
800 const char *compat = "fsl,esdhc";
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400801
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800802#ifdef CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400803 if (!hwconfig("esdhc")) {
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800804 do_fixup_by_compat(blob, compat, "status", "disabled",
805 8 + 1, 1);
806 return;
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400807 }
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800808#endif
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400809
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800810#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
811 do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
812 gd->arch.sdhc_clk, 1);
813#else
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400814 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glasse9adeca2012-12-13 20:49:05 +0000815 gd->arch.sdhc_clk, 1);
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800816#endif
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800817#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
818 do_fixup_by_compat_u32(blob, compat, "adapter-type",
819 (u32)(gd->arch.sdhc_adapter), 1);
820#endif
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800821 do_fixup_by_compat(blob, compat, "status", "okay",
822 4 + 1, 1);
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400823}
Stefano Babicc67bee12010-02-05 15:11:27 +0100824#endif