blob: 8531657bdecd3d0c30be8dadc35943036df154a8 [file] [log] [blame]
Rafal Jaworowski8993e542007-07-27 14:43:59 +02001/*
2 * (C) Copyright 2007 DENX Software Engineering
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 *
22 */
23
24#include <common.h>
25#include <mpc512x.h>
26#include <asm/bitops.h>
27#include <command.h>
Wolfgang Denke343ab82008-01-13 00:55:47 +010028#include <fdt_support.h>
Rafal Jaworowski8993e542007-07-27 14:43:59 +020029
30/* Clocks in use */
31#define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
32 CLOCK_SCCR1_LPC_EN | \
33 CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
34 CLOCK_SCCR1_PSCFIFO_EN | \
35 CLOCK_SCCR1_DDR_EN | \
36 CLOCK_SCCR1_FEC_EN)
37
38#define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
39 CLOCK_SCCR2_SPDIF_EN | \
40 CLOCK_SCCR2_I2C_EN)
41
42#define CSAW_START(start) ((start) & 0xFFFF0000)
43#define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
44
45long int fixed_sdram(void);
46
47int board_early_init_f (void)
48{
49 volatile immap_t *im = (immap_t *) CFG_IMMR;
50 u32 lpcaw;
51
52 /*
53 * Initialize Local Window for the CPLD registers access (CS2 selects
54 * the CPLD chip)
55 */
56 im->sysconf.lpcs2aw = CSAW_START(CFG_CPLD_BASE) |
57 CSAW_STOP(CFG_CPLD_BASE, CFG_CPLD_SIZE);
58 im->lpc.cs_cfg[2] = CFG_CS2_CFG;
59
60 /*
61 * According to MPC5121e RM, configuring local access windows should
62 * be followed by a dummy read of the config register that was
63 * modified last and an isync
64 */
65 lpcaw = im->sysconf.lpcs2aw;
66 __asm__ __volatile__ ("isync");
67
68 /*
69 * Disable Boot NOR FLASH write protect - CPLD Reg 8 NOR FLASH Control
70 *
71 * Without this the flash identification routine fails, as it needs to issue
72 * write commands in order to establish the device ID.
73 */
74 *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
75
76 /*
77 * Enable clocks
78 */
79 im->clk.sccr[0] = SCCR1_CLOCKS_EN;
80 im->clk.sccr[1] = SCCR2_CLOCKS_EN;
81
82 return 0;
83}
84
85long int initdram (int board_type)
86{
87 u32 msize = 0;
88
Rafal Jaworowski8993e542007-07-27 14:43:59 +020089 msize = fixed_sdram ();
Rafal Jaworowski8993e542007-07-27 14:43:59 +020090
91 return msize;
92}
93
94/*
95 * fixed sdram init -- the board doesn't use memory modules that have serial presence
96 * detect or similar mechanism for discovery of the DRAM settings
97 */
98long int fixed_sdram (void)
99{
100 volatile immap_t *im = (immap_t *) CFG_IMMR;
101 u32 msize = CFG_DDR_SIZE * 1024 * 1024;
102 u32 msize_log2 = __ilog2 (msize);
103 u32 i;
104
105 /* Initialize IO Control */
106 im->io_ctrl.regs[MEM_IDX] = IOCTRL_MUX_DDR;
107
108 /* Initialize DDR Local Window */
109 im->sysconf.ddrlaw.bar = CFG_DDR_BASE & 0xFFFFF000;
110 im->sysconf.ddrlaw.ar = msize_log2 - 1;
111
112 /*
113 * According to MPC5121e RM, configuring local access windows should
114 * be followed by a dummy read of the config register that was
115 * modified last and an isync
Wolfgang Denkb1b54e32007-08-02 21:27:46 +0200116 */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200117 i = im->sysconf.ddrlaw.ar;
118 __asm__ __volatile__ ("isync");
119
120 /* Enable DDR */
121 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_EN;
122
123 /* Initialize DDR Priority Manager */
124 im->mddrc.prioman_config1 = CFG_MDDRCGRP_PM_CFG1;
125 im->mddrc.prioman_config2 = CFG_MDDRCGRP_PM_CFG2;
126 im->mddrc.hiprio_config = CFG_MDDRCGRP_HIPRIO_CFG;
127 im->mddrc.lut_table0_main_upper = CFG_MDDRCGRP_LUT0_MU;
128 im->mddrc.lut_table1_main_upper = CFG_MDDRCGRP_LUT1_MU;
129 im->mddrc.lut_table2_main_upper = CFG_MDDRCGRP_LUT2_MU;
130 im->mddrc.lut_table3_main_upper = CFG_MDDRCGRP_LUT3_MU;
131 im->mddrc.lut_table4_main_upper = CFG_MDDRCGRP_LUT4_MU;
132 im->mddrc.lut_table0_main_lower = CFG_MDDRCGRP_LUT0_ML;
133 im->mddrc.lut_table1_main_lower = CFG_MDDRCGRP_LUT1_ML;
134 im->mddrc.lut_table2_main_lower = CFG_MDDRCGRP_LUT2_ML;
135 im->mddrc.lut_table3_main_lower = CFG_MDDRCGRP_LUT3_ML;
136 im->mddrc.lut_table4_main_lower = CFG_MDDRCGRP_LUT4_ML;
137 im->mddrc.lut_table0_alternate_upper = CFG_MDDRCGRP_LUT0_AU;
138 im->mddrc.lut_table1_alternate_upper = CFG_MDDRCGRP_LUT1_AU;
139 im->mddrc.lut_table2_alternate_upper = CFG_MDDRCGRP_LUT2_AU;
140 im->mddrc.lut_table3_alternate_upper = CFG_MDDRCGRP_LUT3_AU;
141 im->mddrc.lut_table4_alternate_upper = CFG_MDDRCGRP_LUT4_AU;
142 im->mddrc.lut_table0_alternate_lower = CFG_MDDRCGRP_LUT0_AU;
143 im->mddrc.lut_table1_alternate_lower = CFG_MDDRCGRP_LUT1_AL;
144 im->mddrc.lut_table2_alternate_lower = CFG_MDDRCGRP_LUT2_AL;
145 im->mddrc.lut_table3_alternate_lower = CFG_MDDRCGRP_LUT3_AL;
146 im->mddrc.lut_table4_alternate_lower = CFG_MDDRCGRP_LUT4_AL;
147
148 /* Initialize MDDRC */
149 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG;
150 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0;
151 im->mddrc.ddr_time_config1 = CFG_MDDRC_TIME_CFG1;
152 im->mddrc.ddr_time_config2 = CFG_MDDRC_TIME_CFG2;
153
154 /* Initialize DDR */
155 for (i = 0; i < 10; i++)
156 im->mddrc.ddr_command = CFG_MICRON_NOP;
157
158 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
159 im->mddrc.ddr_command = CFG_MICRON_EM2;
160 im->mddrc.ddr_command = CFG_MICRON_EM3;
161 im->mddrc.ddr_command = CFG_MICRON_EN_DLL;
162 im->mddrc.ddr_command = CFG_MICRON_RST_DLL;
163 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
164 im->mddrc.ddr_command = CFG_MICRON_RFSH;
165 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
166 im->mddrc.ddr_command = CFG_MICRON_OCD_DEFAULT;
167 im->mddrc.ddr_command = CFG_MICRON_OCD_EXIT;
168
169 for (i = 0; i < 10; i++)
170 im->mddrc.ddr_command = CFG_MICRON_NOP;
171
172 /* Start MDDRC */
173 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0_RUN;
174 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_RUN;
175
176 return msize;
177}
178
179int checkboard (void)
180{
181 ushort brd_rev = *(vu_short *) (CFG_CPLD_BASE + 0x00);
182 uchar cpld_rev = *(vu_char *) (CFG_CPLD_BASE + 0x02);
183
184 printf ("Board: ADS5121 rev. 0x%04x (CPLD rev. 0x%02x)\n",
Wolfgang Denkb1b54e32007-08-02 21:27:46 +0200185 brd_rev, cpld_rev);
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200186 return 0;
187}
Grzegorz Bernacki281ff9a2008-01-08 17:16:15 +0100188
189#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
190void ft_board_setup(void *blob, bd_t *bd)
191{
192 ft_cpu_setup(blob, bd);
193 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
194}
195#endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */