blob: a7222f465c8fa9223634903faa6ac147f492bc92 [file] [log] [blame]
Heiko Schocherac9db062008-01-11 01:12:08 +01001/*
Holger Brunckf41ee962011-03-14 15:49:05 +01002 * (C) Copyright 2007-2011
Heiko Schocherac9db062008-01-11 01:12:08 +01003 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
Heiko Schocherb11f53f2011-03-15 16:52:29 +010032#define CONFIG_MPC8247
33#define CONFIG_MGCOGE
Heiko Schocher9e80bb22009-02-19 17:23:58 +010034#define CONFIG_HOSTNAME mgcoge
Heiko Schocherac9db062008-01-11 01:12:08 +010035
Wolfgang Denk2ae18242010-10-06 09:05:45 +020036#define CONFIG_SYS_TEXT_BASE 0xFE000000
37
Heiko Schocher1e8f4e72008-11-20 09:59:09 +010038/* include common defines/options for all Keymile boards */
39#include "keymile-common.h"
Holger Brunckde3ad132011-03-14 16:01:04 +010040#include "km-powerpc.h"
Heiko Schochere492c902008-03-07 08:13:41 +010041
Heiko Schocherac9db062008-01-11 01:12:08 +010042/*
43 * Select serial console configuration
44 *
45 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
46 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
47 * for SCC).
48 */
49#define CONFIG_CONS_ON_SMC /* Console is on SMC */
50#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
51#undef CONFIG_CONS_NONE /* It's not on external UART */
52#define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
Heiko Schocher9e80bb22009-02-19 17:23:58 +010053#define CONFIG_SYS_SMC_RXBUFLEN 128
54#define CONFIG_SYS_MAXIDLE 10
Heiko Schocherac9db062008-01-11 01:12:08 +010055
56/*
57 * Select ethernet configuration
58 *
59 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
60 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
61 * SCC, 1-3 for FCC)
62 *
63 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
64 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
65 * must be unset.
66 */
67#define CONFIG_ETHER_ON_SCC /* Ethernet is on SCC */
68#undef CONFIG_ETHER_ON_FCC /* Ethernet is not on FCC */
69#undef CONFIG_ETHER_NONE /* No external Ethernet */
Heiko Schocherb11f53f2011-03-15 16:52:29 +010070#define CONFIG_NET_MULTI
Heiko Schocherac9db062008-01-11 01:12:08 +010071
72#define CONFIG_ETHER_INDEX 4
Marcel Ziswiler3ca55bc2009-09-11 07:50:33 -040073#define CONFIG_HAS_ETH0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_SCC_TOUT_LOOP 10000000
Heiko Schocherac9db062008-01-11 01:12:08 +010075
Heiko Schocherb11f53f2011-03-15 16:52:29 +010076# define CONFIG_SYS_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
Heiko Schocherac9db062008-01-11 01:12:08 +010077
78#ifndef CONFIG_8260_CLKIN
79#define CONFIG_8260_CLKIN 66000000 /* in Hz */
80#endif
81
Holger Brunckf41ee962011-03-14 15:49:05 +010082#define BOOTFLASH_START 0xFE000000
Heiko Schocher9e80bb22009-02-19 17:23:58 +010083
Holger Brunckde3ad132011-03-14 16:01:04 +010084#define CONFIG_KM_CONSOLE_TTY "ttyCPM0"
Heiko Schocher9e80bb22009-02-19 17:23:58 +010085
Holger Brunckde3ad132011-03-14 16:01:04 +010086#define MTDIDS_DEFAULT "nor3=app"
87#define MTDPARTS_DEFAULT "mtdparts=" \
88 "app:" \
89 "768k(u-boot)," \
90 "128k(env)," \
91 "128k(envred)," \
92 "3072k(free)," \
93 "-(" CONFIG_KM_UBI_PARTITION_NAME ")"
94
Heiko Schocherac9db062008-01-11 01:12:08 +010095/*
96 * Default environment settings
97 */
Holger Brunckde3ad132011-03-14 16:01:04 +010098#define CONFIG_EXTRA_ENV_SETTINGS \
Heiko Schocher364123d2009-03-12 07:37:18 +010099 CONFIG_KM_DEF_ENV \
Heiko Schocher364123d2009-03-12 07:37:18 +0100100 "EEprom_ivm=pca9544a:70:4 \0" \
Heiko Schocherdc71b242009-07-09 12:04:18 +0200101 "unlock=yes\0" \
Holger Brunckde3ad132011-03-14 16:01:04 +0100102 "newenv=" \
103 "prot off 0xFE0C0000 +0x40000 && " \
104 "era 0xFE0C0000 +0x40000\0" \
105 "rootpath=/opt/eldk/ppc_82xx\0" \
Heiko Schocherac9db062008-01-11 01:12:08 +0100106 ""
Heiko Schocherac9db062008-01-11 01:12:08 +0100107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_SDRAM_BASE 0x00000000
109#define CONFIG_SYS_FLASH_BASE 0xFE000000
110#define CONFIG_SYS_FLASH_SIZE 32
111#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200112#define CONFIG_FLASH_CFI_DRIVER
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100113#define CONFIG_SYS_MAX_FLASH_BANKS 3
114/* max num of sects on one chip */
115#define CONFIG_SYS_MAX_FLASH_SECT 512
Heiko Schochere492c902008-03-07 08:13:41 +0100116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_FLASH_BASE_1 0x50000000
Heiko Schocherdc71b242009-07-09 12:04:18 +0200118#define CONFIG_SYS_FLASH_SIZE_1 32
119#define CONFIG_SYS_FLASH_BASE_2 0x52000000
120#define CONFIG_SYS_FLASH_SIZE_2 32
Heiko Schochere492c902008-03-07 08:13:41 +0100121
Heiko Schocherdc71b242009-07-09 12:04:18 +0200122#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
123 CONFIG_SYS_FLASH_BASE_1, \
124 CONFIG_SYS_FLASH_BASE_2 }
Heiko Schocherac9db062008-01-11 01:12:08 +0100125
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200126#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
128#define CONFIG_SYS_RAMBOOT
Heiko Schocherac9db062008-01-11 01:12:08 +0100129#endif
130
Holger Brunckf41ee962011-03-14 15:49:05 +0100131#define CONFIG_SYS_MONITOR_LEN (768 << 10)
Heiko Schocherac9db062008-01-11 01:12:08 +0100132
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200133#define CONFIG_ENV_IS_IN_FLASH
Heiko Schocherac9db062008-01-11 01:12:08 +0100134
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200135#ifdef CONFIG_ENV_IS_IN_FLASH
Heiko Schochercabf7b92009-03-12 07:37:11 +0100136#define CONFIG_ENV_SECT_SIZE 0x20000
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100137#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
138 CONFIG_SYS_MONITOR_LEN)
Heiko Schocher360fe712008-10-17 18:24:06 +0200139#define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN
140
141/* Address and size of Redundant Environment Sector */
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100142#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
143 CONFIG_ENV_SECT_SIZE)
Heiko Schocher360fe712008-10-17 18:24:06 +0200144#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200145#endif /* CONFIG_ENV_IS_IN_FLASH */
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100146#define CONFIG_ENV_BUFFER_PRINT
Heiko Schocherac9db062008-01-11 01:12:08 +0100147
Heiko Schocher9661bf92008-10-15 09:36:03 +0200148/* enable I2C and select the hardware/software driver */
149#undef CONFIG_HARD_I2C /* I2C with hardware support */
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100150#define CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
152#define CONFIG_SYS_I2C_SLAVE 0x7F
Heiko Schocher9661bf92008-10-15 09:36:03 +0200153
154/*
155 * Software (bit-bang) I2C driver configuration
156 */
157
158#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
159#define I2C_ACTIVE (iop->pdir |= 0x00010000)
160#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
161#define I2C_READ ((iop->pdat & 0x00010000) != 0)
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100162#define I2C_SDA(bit) do { \
163 if (bit) \
164 iop->pdat |= 0x00010000; \
165 else \
166 iop->pdat &= ~0x00010000; \
167 } while (0)
168#define I2C_SCL(bit) do { \
169 if (bit) \
170 iop->pdat |= 0x00020000; \
171 else \
172 iop->pdat &= ~0x00020000; \
173 } while (0)
Heiko Schocher9661bf92008-10-15 09:36:03 +0200174#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
175
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100176/* I2C SYSMON (LM75, AD7414 is almost compatible) */
177#define CONFIG_DTT_LM75 /* ON Semi's LM75 */
178#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_DTT_MAX_TEMP 70
180#define CONFIG_SYS_DTT_LOW_TEMP -30
181#define CONFIG_SYS_DTT_HYSTERESIS 3
182#define CONFIG_SYS_DTT_BUS_NUM (CONFIG_SYS_MAX_I2C_BUS)
Heiko Schochere5e4edd2008-10-15 09:38:07 +0200183
Heiko Schocher9e80bb22009-02-19 17:23:58 +0100184#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
185
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_IMMR 0xF0000000
Heiko Schocherac9db062008-01-11 01:12:08 +0100187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100189#define CONFIG_SYS_INIT_RAM_SIZE 0x2000
190#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
191 GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocherac9db062008-01-11 01:12:08 +0100193
194/* Hard reset configuration word */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_HRCW_MASTER 0x0604b211
Heiko Schocherac9db062008-01-11 01:12:08 +0100196
197/* No slaves */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_HRCW_SLAVE1 0
199#define CONFIG_SYS_HRCW_SLAVE2 0
200#define CONFIG_SYS_HRCW_SLAVE3 0
201#define CONFIG_SYS_HRCW_SLAVE4 0
202#define CONFIG_SYS_HRCW_SLAVE5 0
203#define CONFIG_SYS_HRCW_SLAVE6 0
204#define CONFIG_SYS_HRCW_SLAVE7 0
Heiko Schocherac9db062008-01-11 01:12:08 +0100205
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100206#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
Heiko Schocherac9db062008-01-11 01:12:08 +0100207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
Heiko Schocherac9db062008-01-11 01:12:08 +0100209#if defined(CONFIG_CMD_KGDB)
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100210# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Heiko Schocherac9db062008-01-11 01:12:08 +0100211#endif
212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_HID0_INIT 0
214#define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
Heiko Schocherac9db062008-01-11 01:12:08 +0100215
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_HID2 0
Heiko Schocherac9db062008-01-11 01:12:08 +0100217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_SIUMCR 0x4020c200
219#define CONFIG_SYS_SYPCR 0xFFFFFFC3
220#define CONFIG_SYS_BCR 0x10000000
221#define CONFIG_SYS_SCCR (SCCR_PCI_MODE | SCCR_PCI_MODCK)
Heiko Schocherac9db062008-01-11 01:12:08 +0100222
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100223/*
224 *-----------------------------------------------------------------------
Heiko Schocherac9db062008-01-11 01:12:08 +0100225 * RMR - Reset Mode Register 5-5
226 *-----------------------------------------------------------------------
227 * turn on Checkstop Reset Enable
228 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_RMR 0
Heiko Schocherac9db062008-01-11 01:12:08 +0100230
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100231/*
232 *-----------------------------------------------------------------------
Heiko Schocherac9db062008-01-11 01:12:08 +0100233 * TMCNTSC - Time Counter Status and Control 4-40
234 *-----------------------------------------------------------------------
235 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
236 * and enable Time Counter
237 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
Heiko Schocherac9db062008-01-11 01:12:08 +0100239
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100240/*
241 *-----------------------------------------------------------------------
Heiko Schocherac9db062008-01-11 01:12:08 +0100242 * PISCR - Periodic Interrupt Status and Control 4-42
243 *-----------------------------------------------------------------------
244 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
245 * Periodic timer
246 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
Heiko Schocherac9db062008-01-11 01:12:08 +0100248
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100249/*
250 *-----------------------------------------------------------------------
Heiko Schocherac9db062008-01-11 01:12:08 +0100251 * RCCR - RISC Controller Configuration 13-7
252 *-----------------------------------------------------------------------
253 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_RCCR 0
Heiko Schocherac9db062008-01-11 01:12:08 +0100255
256/*
257 * Init Memory Controller:
258 *
259 * Bank Bus Machine PortSz Device
260 * ---- --- ------- ------ ------
261 * 0 60x GPCM 8 bit FLASH
262 * 1 60x SDRAM 32 bit SDRAM
Heiko Schochere492c902008-03-07 08:13:41 +0100263 * 3 60x GPCM 8 bit GPIO/PIGGY
264 * 5 60x GPCM 16 bit CFG-Flash
Heiko Schocherac9db062008-01-11 01:12:08 +0100265 *
266 */
267/* Bank 0 - FLASH
268 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
Heiko Schocherac9db062008-01-11 01:12:08 +0100270 BRx_PS_8 |\
271 BRx_MS_GPCM_P |\
272 BRx_V)
273
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
Heiko Schocherac9db062008-01-11 01:12:08 +0100275 ORxG_CSNT |\
276 ORxG_ACS_DIV2 |\
277 ORxG_SCY_5_CLK |\
278 ORxG_TRLX )
279
280
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100281/*
282 * Bank 1 - 60x bus SDRAM
Heiko Schocherac9db062008-01-11 01:12:08 +0100283 */
284#define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100285#define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (256 << 20)
Heiko Schocherac9db062008-01-11 01:12:08 +0100286
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_MPTPR 0x1800
Heiko Schocherac9db062008-01-11 01:12:08 +0100288
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100289/*
290 *-----------------------------------------------------------------------------
Heiko Schocherac9db062008-01-11 01:12:08 +0100291 * Address for Mode Register Set (MRS) command
292 *-----------------------------------------------------------------------------
293 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_MRS_OFFS 0x00000110
295#define CONFIG_SYS_PSRT 0x0e
Heiko Schocherac9db062008-01-11 01:12:08 +0100296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
Heiko Schocherac9db062008-01-11 01:12:08 +0100298 BRx_PS_64 |\
299 BRx_MS_SDRAM_P |\
300 BRx_V)
301
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR1
Heiko Schocherac9db062008-01-11 01:12:08 +0100303
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100304/*
305 * SDRAM initialization values
306 */
Heiko Schocherac9db062008-01-11 01:12:08 +0100307
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_OR1 ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
Heiko Schocherac9db062008-01-11 01:12:08 +0100309 ORxS_BPD_8 |\
310 ORxS_ROWST_PBI0_A7 |\
311 ORxS_NUMR_13)
312
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
Heiko Schocherac9db062008-01-11 01:12:08 +0100314 PSDMR_BSMA_A14_A16 |\
315 PSDMR_SDA10_PBI0_A9 |\
316 PSDMR_RFRC_5_CLK |\
317 PSDMR_PRETOACT_2W |\
318 PSDMR_ACTTORW_2W |\
319 PSDMR_LDOTOPRE_1C |\
320 PSDMR_WRC_1C |\
321 PSDMR_CL_2)
322
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100323/*
324 * GPIO/PIGGY on CS3 initialization values
325 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_PIGGY_BASE 0x30000000
327#define CONFIG_SYS_PIGGY_SIZE 128
Heiko Schochere492c902008-03-07 08:13:41 +0100328
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_PIGGY_BASE & BRx_BA_MSK) |\
Heiko Schochere492c902008-03-07 08:13:41 +0100330 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
331
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_PIGGY_SIZE) |\
Heiko Schochere492c902008-03-07 08:13:41 +0100333 ORxG_CSNT | ORxG_ACS_DIV2 |\
334 ORxG_SCY_3_CLK | ORxG_TRLX )
335
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100336/*
337 * Board FPGA on CS4 initialization values
338 */
Heiko Schocher9e80bb22009-02-19 17:23:58 +0100339#define CONFIG_SYS_FPGA_BASE 0x40000000
340#define CONFIG_SYS_FPGA_SIZE 1 /*1KB*/
341
342#define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_FPGA_BASE & BRx_BA_MSK) |\
343 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
344
345#define CONFIG_SYS_OR4_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FPGA_SIZE << 10) |\
346 ORxG_CSNT | ORxG_ACS_DIV2 |\
347 ORxG_SCY_3_CLK | ORxG_TRLX )
348
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100349/*
350 * CFG-Flash on CS5 initialization values
351 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_FLASH_BASE_1 & BRx_BA_MSK) |\
Heiko Schochere492c902008-03-07 08:13:41 +0100353 BRx_PS_16 | BRx_MS_GPCM_P | BRx_V)
354
Heiko Schocherdc71b242009-07-09 12:04:18 +0200355#define CONFIG_SYS_OR5_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE_1 + \
356 CONFIG_SYS_FLASH_SIZE_2) |\
357 ORxG_CSNT | ORxG_ACS_DIV2 |\
358 ORxG_SCY_5_CLK | ORxG_TRLX )
Heiko Schochere492c902008-03-07 08:13:41 +0100359
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100360#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
Heiko Schocherac9db062008-01-11 01:12:08 +0100361
362/* pass open firmware flat tree */
Heiko Schocherb11f53f2011-03-15 16:52:29 +0100363#define CONFIG_FIT
364#define CONFIG_OF_LIBFDT
365#define CONFIG_OF_BOARD_SETUP
Heiko Schocherac9db062008-01-11 01:12:08 +0100366
Heiko Schocherac9db062008-01-11 01:12:08 +0100367#define OF_TBCLK (bd->bi_busfreq / 4)
368#define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
369
Andreas Huber91a3c142011-01-25 11:26:15 +0100370/* enable last_stage_init */
371#define CONFIG_LAST_STAGE_INIT 1
372/* bfticu address */
373#define CONFIG_SYS_BFTICU_BASE 0x40000000
374
Heiko Schocherac9db062008-01-11 01:12:08 +0100375#endif /* __CONFIG_H */