blob: 1519dad3217177c844296e04f08cc3eeb83a2410 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +01002/*
3 * (C) Copyright 2014
Mario Sixd38826a2018-03-06 08:04:58 +01004 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +01005 *
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +01006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
15#define CONFIG_MPC83xx 1 /* MPC83xx family */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010016
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010017#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010018
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010019/*
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010020 * System IO Config
21 */
22#define CONFIG_SYS_SICRH (\
23 SICRH_ESDHC_A_SD |\
24 SICRH_ESDHC_B_SD |\
25 SICRH_ESDHC_C_SD |\
26 SICRH_GPIO_A_GPIO |\
27 SICRH_GPIO_B_GPIO |\
28 SICRH_IEEE1588_A_GPIO |\
29 SICRH_USB |\
30 SICRH_GTM_GPIO |\
31 SICRH_IEEE1588_B_GPIO |\
32 SICRH_ETSEC2_GPIO |\
33 SICRH_GPIOSEL_1 |\
34 SICRH_TMROBI_V3P3 |\
35 SICRH_TSOBI1_V2P5 |\
36 SICRH_TSOBI2_V2P5) /* 0x0037f103 */
37#define CONFIG_SYS_SICRL (\
38 SICRL_SPI_PF0 |\
39 SICRL_UART_PF0 |\
40 SICRL_IRQ_PF0 |\
41 SICRL_I2C2_PF0 |\
42 SICRL_ETSEC1_TX_CLK) /* 0x00000000 */
43
44/*
45 * IMMR new address
46 */
47#define CONFIG_SYS_IMMR 0xE0000000
48
49/*
50 * SERDES
51 */
52#define CONFIG_FSL_SERDES
53#define CONFIG_FSL_SERDES1 0xe3000
54
55/*
56 * Arbiter Setup
57 */
58#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
59#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
60#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
61
62/*
63 * DDR Setup
64 */
65#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
66#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
67#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
68#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
69#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
70 | DDRCDR_PZ_LOZ \
71 | DDRCDR_NZ_LOZ \
72 | DDRCDR_ODT \
73 | DDRCDR_Q_DRN)
74 /* 0x7b880001 */
75/*
76 * Manually set up DDR parameters
77 * consist of one chip NT5TU64M16HG from NANYA
78 */
79
80#define CONFIG_SYS_DDR_SIZE 128 /* MB */
81
82#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
83#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
84 | CSCONFIG_ODT_RD_NEVER \
85 | CSCONFIG_ODT_WR_ONLY_CURRENT \
86 | CSCONFIG_BANK_BIT_3 \
87 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
88 /* 0x80010102 */
89#define CONFIG_SYS_DDR_TIMING_3 0
90#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
91 | (0 << TIMING_CFG0_WRT_SHIFT) \
92 | (0 << TIMING_CFG0_RRT_SHIFT) \
93 | (0 << TIMING_CFG0_WWT_SHIFT) \
94 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
95 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
96 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
97 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
98 /* 0x00260802 */
99#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
100 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
101 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
102 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
103 | (9 << TIMING_CFG1_REFREC_SHIFT) \
104 | (2 << TIMING_CFG1_WRREC_SHIFT) \
105 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
106 | (2 << TIMING_CFG1_WRTORD_SHIFT))
107 /* 0x26279222 */
108#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
109 | (4 << TIMING_CFG2_CPO_SHIFT) \
110 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
111 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
112 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
113 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
114 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
115 /* 0x021848c5 */
116#define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
117 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
118 /* 0x08240100 */
119#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
120 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
121 | SDRAM_CFG_DBW_16)
122 /* 0x43100000 */
123
124#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
125#define CONFIG_SYS_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
126 | (0x0242 << SDRAM_MODE_SD_SHIFT))
127 /* ODT 150ohm CL=4, AL=0 on SDRAM */
128#define CONFIG_SYS_DDR_MODE2 0x00000000
129
130/*
131 * Memory test
132 */
133#define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
134#define CONFIG_SYS_MEMTEST_END 0x07f00000
135
136/*
137 * The reserved memory
138 */
139#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
140
141#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
142#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
143
144/*
145 * Initial RAM Base Address Setup
146 */
147#define CONFIG_SYS_INIT_RAM_LOCK 1
148#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
149#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
150#define CONFIG_SYS_GBL_DATA_OFFSET \
151 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
152
153/*
154 * Local Bus Configuration & Clock Setup
155 */
156#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
157#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
158#define CONFIG_SYS_LBC_LBCR 0x00040000
159
160/*
161 * FLASH on the Local Bus
162 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100163#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
164#define CONFIG_FLASH_CFI_LEGACY
165#define CONFIG_SYS_FLASH_LEGACY_512Kx16
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100166
167#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
168#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is up to 8M */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100169
Mario Sixa8f97532019-01-21 09:18:01 +0100170/* FLASH */
171#define CONFIG_SYS_BR0_PRELIM (0xFE000000 | BR_PS_16 | BR_MS_GPCM | BR_V)
172#define CONFIG_SYS_OR0_PRELIM (OR_AM_8MB | OR_UPM_XAM | OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_TRLX_SET | OR_GPCM_EHTR_SET)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100173
174#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
175#define CONFIG_SYS_MAX_FLASH_SECT 135
176
177#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
178#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
179
180/*
181 * FPGA
182 */
183#define CONFIG_SYS_FPGA0_BASE 0xE0600000
184#define CONFIG_SYS_FPGA0_SIZE 1 /* FPGA size is 1M */
185
Mario Sixa8f97532019-01-21 09:18:01 +0100186/* FPGA */
187#define CONFIG_SYS_BR1_PRELIM (0xE0600000 | BR_PS_16 | BR_MS_GPCM | BR_V)
188#define CONFIG_SYS_OR1_PRELIM (OR_AM_1MB | OR_UPM_XAM | OR_GPCM_CSNT | OR_GPCM_SCY_5 | OR_GPCM_TRLX_CLEAR | OR_GPCM_EHTR_CLEAR)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100189
190#define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
191#define CONFIG_SYS_FPGA_DONE(k) 0x0010
192
193#define CONFIG_SYS_FPGA_COUNT 1
194
195#define CONFIG_SYS_MCLINK_MAX 3
196
197#define CONFIG_SYS_FPGA_PTR \
198 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
199
200#define CONFIG_SYS_FPGA_NO_RFL_HI
201
202/*
203 * Serial Port
204 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100205#define CONFIG_SYS_NS16550_SERIAL
206#define CONFIG_SYS_NS16550_REG_SIZE 1
207#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
208
209#define CONFIG_SYS_BAUDRATE_TABLE \
210 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
211
212#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
213#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
214
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100215/* Pass open firmware flat tree */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100216
217/* I2C */
218#define CONFIG_SYS_I2C
219#define CONFIG_SYS_I2C_FSL
220#define CONFIG_SYS_FSL_I2C_SPEED 400000
221#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
222#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
223
224#define CONFIG_PCA953X /* NXP PCA9554 */
Dirk Eibach47098052016-03-16 09:20:12 +0100225#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x24, 16}, {0x25, 16}, {0x26, 16}, \
226 {0x3c, 8}, {0x3d, 8}, {0x3e, 8} }
227
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100228#define CONFIG_PCA9698 /* NXP PCA9698 */
229
230#define CONFIG_SYS_I2C_IHS
231#define CONFIG_SYS_I2C_IHS_CH0
232#define CONFIG_SYS_I2C_IHS_SPEED_0 50000
233#define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
234#define CONFIG_SYS_I2C_IHS_CH1
235#define CONFIG_SYS_I2C_IHS_SPEED_1 50000
236#define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
237#define CONFIG_SYS_I2C_IHS_CH2
238#define CONFIG_SYS_I2C_IHS_SPEED_2 50000
239#define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F
240#define CONFIG_SYS_I2C_IHS_CH3
241#define CONFIG_SYS_I2C_IHS_SPEED_3 50000
242#define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F
243
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200244#ifdef CONFIG_STRIDER_CON_DP
245#define CONFIG_SYS_I2C_IHS_DUAL
246#define CONFIG_SYS_I2C_IHS_CH0_1
247#define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000
248#define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F
249#define CONFIG_SYS_I2C_IHS_CH1_1
250#define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000
251#define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F
252#define CONFIG_SYS_I2C_IHS_CH2_1
253#define CONFIG_SYS_I2C_IHS_SPEED_2_1 50000
254#define CONFIG_SYS_I2C_IHS_SLAVE_2_1 0x7F
255#define CONFIG_SYS_I2C_IHS_CH3_1
256#define CONFIG_SYS_I2C_IHS_SPEED_3_1 50000
257#define CONFIG_SYS_I2C_IHS_SLAVE_3_1 0x7F
258#endif
259
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100260/*
261 * Software (bit-bang) I2C driver configuration
262 */
263#define CONFIG_SYS_I2C_SOFT
264#define CONFIG_SOFT_I2C_READ_REPEATED_START
265#define CONFIG_SYS_I2C_SOFT_SPEED 50000
266#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
267#define I2C_SOFT_DECLARATIONS2
268#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
269#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
270#define I2C_SOFT_DECLARATIONS3
271#define CONFIG_SYS_I2C_SOFT_SPEED_3 50000
272#define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F
273#define I2C_SOFT_DECLARATIONS4
274#define CONFIG_SYS_I2C_SOFT_SPEED_4 50000
275#define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200276#if defined(CONFIG_STRIDER_CON) || defined(CONFIG_STRIDER_CON_DP)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100277#define I2C_SOFT_DECLARATIONS5
278#define CONFIG_SYS_I2C_SOFT_SPEED_5 50000
279#define CONFIG_SYS_I2C_SOFT_SLAVE_5 0x7F
280#define I2C_SOFT_DECLARATIONS6
281#define CONFIG_SYS_I2C_SOFT_SPEED_6 50000
282#define CONFIG_SYS_I2C_SOFT_SLAVE_6 0x7F
283#define I2C_SOFT_DECLARATIONS7
284#define CONFIG_SYS_I2C_SOFT_SPEED_7 50000
285#define CONFIG_SYS_I2C_SOFT_SLAVE_7 0x7F
286#define I2C_SOFT_DECLARATIONS8
287#define CONFIG_SYS_I2C_SOFT_SPEED_8 50000
288#define CONFIG_SYS_I2C_SOFT_SLAVE_8 0x7F
289#endif
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200290#ifdef CONFIG_STRIDER_CON_DP
291#define I2C_SOFT_DECLARATIONS9
292#define CONFIG_SYS_I2C_SOFT_SPEED_9 50000
293#define CONFIG_SYS_I2C_SOFT_SLAVE_9 0x7F
294#define I2C_SOFT_DECLARATIONS10
295#define CONFIG_SYS_I2C_SOFT_SPEED_10 50000
296#define CONFIG_SYS_I2C_SOFT_SLAVE_10 0x7F
297#define I2C_SOFT_DECLARATIONS11
298#define CONFIG_SYS_I2C_SOFT_SPEED_11 50000
299#define CONFIG_SYS_I2C_SOFT_SLAVE_11 0x7F
300#define I2C_SOFT_DECLARATIONS12
301#define CONFIG_SYS_I2C_SOFT_SPEED_12 50000
302#define CONFIG_SYS_I2C_SOFT_SLAVE_12 0x7F
303#endif
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100304
305#ifdef CONFIG_STRIDER_CON
306#define CONFIG_SYS_ICS8N3QV01_I2C {5, 6, 7, 8}
307#define CONFIG_SYS_CH7301_I2C {5, 6, 7, 8}
308#define CONFIG_SYS_ADV7611_I2C {5, 6, 7, 8}
309#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
310#define CONFIG_STRIDER_FANS { {10, 0x4c}, {11, 0x4c}, \
311 {12, 0x4c} }
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200312#elif defined(CONFIG_STRIDER_CON_DP)
313#define CONFIG_SYS_ICS8N3QV01_I2C {13, 14, 15, 16, 17, 18, 19, 20}
314#define CONFIG_SYS_CH7301_I2C {1, 3, 5, 7}
315#define CONFIG_SYS_ADV7611_I2C {1, 3, 5, 7}
316#define CONFIG_SYS_DP501_I2C {1, 3, 5, 7, 2, 4, 6, 8}
317#define CONFIG_STRIDER_FANS { {10, 0x4c}, {11, 0x4c}, \
318 {12, 0x4c} }
Dirk Eibach145510c2016-06-02 09:05:42 +0200319#elif defined(CONFIG_STRIDER_CPU_DP)
320#define CONFIG_SYS_CH7301_I2C {1, 2, 3, 4}
321#define CONFIG_SYS_ADV7611_I2C {1, 2, 3, 4}
322#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
323#define CONFIG_STRIDER_FANS { {6, 0x4c}, {7, 0x4c}, \
324 {8, 0x4c} }
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100325#else
326#define CONFIG_SYS_CH7301_I2C {1, 2, 3, 4}
327#define CONFIG_SYS_ADV7611_I2C {1, 2, 3, 4}
328#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
329#define CONFIG_STRIDER_FANS { {2, 0x18}, {3, 0x18}, \
330 {4, 0x18} }
331#endif
332
333#ifndef __ASSEMBLY__
334void fpga_gpio_set(unsigned int bus, int pin);
335void fpga_gpio_clear(unsigned int bus, int pin);
336int fpga_gpio_get(unsigned int bus, int pin);
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200337void fpga_control_set(unsigned int bus, int pin);
338void fpga_control_clear(unsigned int bus, int pin);
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100339#endif
340
341#ifdef CONFIG_STRIDER_CON
342#define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0200 : 0x0040)
343#define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0100 : 0x0020)
344#define I2C_FPGA_IDX ((I2C_ADAP_HWNR > 3) ? \
345 (I2C_ADAP_HWNR - 4) : I2C_ADAP_HWNR)
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200346#elif defined(CONFIG_STRIDER_CON_DP)
347#define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
348#define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
349#define I2C_FPGA_IDX (I2C_ADAP_HWNR % 4)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100350#else
351#define I2C_SDA_GPIO 0x0040
352#define I2C_SCL_GPIO 0x0020
353#define I2C_FPGA_IDX I2C_ADAP_HWNR
354#endif
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200355
356#ifdef CONFIG_STRIDER_CON_DP
357#define I2C_ACTIVE \
358 do { \
359 if (I2C_ADAP_HWNR > 7) \
360 fpga_control_set(I2C_FPGA_IDX, 0x0004); \
361 else \
362 fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
363 } while (0)
364#else
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100365#define I2C_ACTIVE { }
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200366#endif
367
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100368#define I2C_TRISTATE { }
369#define I2C_READ \
370 (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
371#define I2C_SDA(bit) \
372 do { \
373 if (bit) \
374 fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
375 else \
376 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
377 } while (0)
378#define I2C_SCL(bit) \
379 do { \
380 if (bit) \
381 fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
382 else \
383 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
384 } while (0)
385#define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
386
387/*
388 * Software (bit-bang) MII driver configuration
389 */
390#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
391#define CONFIG_BITBANGMII_MULTI
392
393/*
394 * OSD Setup
395 */
396#define CONFIG_SYS_OSD_SCREENS 1
397#define CONFIG_SYS_DP501_DIFFERENTIAL
398#define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
399
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200400#ifdef CONFIG_STRIDER_CON_DP
401#define CONFIG_SYS_OSD_DH
402#endif
403
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100404/*
405 * General PCI
406 * Addresses are mapped 1-1.
407 */
408#define CONFIG_SYS_PCIE1_BASE 0xA0000000
409#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
410#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
411#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
412#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
413#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
414#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
415#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
416#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
417
418/* enable PCIE clock */
419#define CONFIG_SYS_SCCR_PCIEXP1CM 1
420
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100421#define CONFIG_PCI_INDIRECT_BRIDGE
422#define CONFIG_PCIE
423
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100424#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
425#define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
426
427/*
428 * TSEC
429 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100430#define CONFIG_SYS_TSEC1_OFFSET 0x24000
431#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
432
433/*
434 * TSEC ethernet configuration
435 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100436#define CONFIG_TSEC1
437#define CONFIG_TSEC1_NAME "eTSEC0"
438#define TSEC1_PHY_ADDR 1
439#define TSEC1_PHYIDX 0
440#define TSEC1_FLAGS 0
441
442/* Options are: eTSEC[0-1] */
443#define CONFIG_ETHPRIME "eTSEC0"
444
445/*
446 * Environment
447 */
448#if 1
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100449#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
450 CONFIG_SYS_MONITOR_LEN)
451#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
452#define CONFIG_ENV_SIZE 0x2000
453#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
454#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
455#else
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100456#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
457#endif
458
459#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
460#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
461
462/*
463 * Command line configuration.
464 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100465
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100466/*
467 * Miscellaneous configurable options
468 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100469#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
470#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
471
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100472#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
473
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100474#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
475
476/*
477 * For booting Linux, the board info and command line data
478 * have to be in the first 256 MB of memory, since this is
479 * the maximum mapped by the Linux kernel during initialization.
480 */
481#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
482
483/*
484 * Core HID Setup
485 */
486#define CONFIG_SYS_HID0_INIT 0x000000000
487#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
488 HID0_ENABLE_INSTRUCTION_CACHE | \
489 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
490#define CONFIG_SYS_HID2 HID2_HBE
491
492/*
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100493 * Environment Configuration
494 */
495
496#define CONFIG_ENV_OVERWRITE
497
498#if defined(CONFIG_TSEC_ENET)
499#define CONFIG_HAS_ETH0
500#endif
501
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100502#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
503
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100504
Mario Six5bc05432018-03-28 14:38:20 +0200505#define CONFIG_HOSTNAME "hrcon"
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100506#define CONFIG_ROOTPATH "/opt/nfsroot"
507#define CONFIG_BOOTFILE "uImage"
508
509#define CONFIG_PREBOOT /* enable preboot variable */
510
511#define CONFIG_EXTRA_ENV_SETTINGS \
512 "netdev=eth0\0" \
513 "consoledev=ttyS1\0" \
514 "u-boot=u-boot.bin\0" \
515 "kernel_addr=1000000\0" \
516 "fdt_addr=C00000\0" \
517 "fdtfile=hrcon.dtb\0" \
518 "load=tftp ${loadaddr} ${u-boot}\0" \
519 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
520 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
521 " +${filesize};cp.b ${fileaddr} " \
522 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
523 "upd=run load update\0" \
524
525#define CONFIG_NFSBOOTCOMMAND \
526 "setenv bootargs root=/dev/nfs rw " \
527 "nfsroot=$serverip:$rootpath " \
528 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
529 "console=$consoledev,$baudrate $othbootargs;" \
530 "tftp ${kernel_addr} $bootfile;" \
531 "tftp ${fdt_addr} $fdtfile;" \
532 "bootm ${kernel_addr} - ${fdt_addr}"
533
534#define CONFIG_MMCBOOTCOMMAND \
535 "setenv bootargs root=/dev/mmcblk0p3 rw rootwait " \
536 "console=$consoledev,$baudrate $othbootargs;" \
537 "ext2load mmc 0:2 ${kernel_addr} $bootfile;" \
538 "ext2load mmc 0:2 ${fdt_addr} $fdtfile;" \
539 "bootm ${kernel_addr} - ${fdt_addr}"
540
541#define CONFIG_BOOTCOMMAND CONFIG_MMCBOOTCOMMAND
542
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100543#endif /* __CONFIG_H */