blob: 5524b232751e0c46a882f9b7bbd9d35bb75f7c3e [file] [log] [blame]
Sascha Hauer9b56f4f2008-03-26 20:40:42 +01001/*
2 * (C) Copyright 2007
3 * Sascha Hauer, Pengutronix
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
Stefano Babic86271112011-03-14 15:43:56 +010025#include <asm/arch/imx-regs.h>
Stefano Babic9f008bb2011-07-13 14:34:52 +020026#include <asm/arch/clock.h>
Stefano Babicf76888c2010-10-06 08:59:26 +020027#include <asm/io.h>
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010028
29static u32 mx31_decode_pll(u32 reg, u32 infreq)
30{
Helmut Raigerf0029192011-10-12 23:08:30 +020031 u32 mfi = GET_PLL_MFI(reg);
32 u32 mfn = GET_PLL_MFN(reg);
33 u32 mfd = GET_PLL_MFD(reg);
34 u32 pd = GET_PLL_PD(reg);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010035
36 mfi = mfi <= 5 ? 5 : mfi;
37 mfd += 1;
38 pd += 1;
39
40 return ((2 * (infreq >> 10) * (mfi * mfd + mfn)) /
41 (mfd * pd)) << 10;
42}
43
Guennadi Liakhovetski2ab02fd2008-05-08 10:09:27 +020044static u32 mx31_get_mpl_dpdgck_clk(void)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010045{
46 u32 infreq;
47
Helmut Raigerf0029192011-10-12 23:08:30 +020048 if ((readl(CCM_CCMR) & CCMR_PRCS_MASK) == CCMR_FPM)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010049 infreq = CONFIG_MX31_CLK32 * 1024;
50 else
51 infreq = CONFIG_MX31_HCLK_FREQ;
52
Helmut Raigerf0029192011-10-12 23:08:30 +020053 return mx31_decode_pll(readl(CCM_MPCTL), infreq);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010054}
55
Guennadi Liakhovetski2ab02fd2008-05-08 10:09:27 +020056static u32 mx31_get_mcu_main_clk(void)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010057{
58 /* For now we assume mpl_dpdgck_clk == mcu_main_clk
59 * which should be correct for most boards
60 */
61 return mx31_get_mpl_dpdgck_clk();
62}
63
Stefano Babic9f008bb2011-07-13 14:34:52 +020064static u32 mx31_get_ipg_clk(void)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010065{
66 u32 freq = mx31_get_mcu_main_clk();
Helmut Raigerf0029192011-10-12 23:08:30 +020067 u32 pdr0 = readl(CCM_PDR0);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010068
Helmut Raigerf0029192011-10-12 23:08:30 +020069 freq /= GET_PDR0_MAX_PODF(pdr0) + 1;
70 freq /= GET_PDR0_IPG_PODF(pdr0) + 1;
71
72 return freq;
73}
74
75/* hsp is the clock for the ipu */
76static u32 mx31_get_hsp_clk(void)
77{
78 u32 freq = mx31_get_mcu_main_clk();
79 u32 pdr0 = readl(CCM_PDR0);
80
81 freq /= GET_PDR0_HSP_PODF(pdr0) + 1;
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010082
83 return freq;
84}
85
86void mx31_dump_clocks(void)
87{
88 u32 cpufreq = mx31_get_mcu_main_clk();
89 printf("mx31 cpu clock: %dMHz\n",cpufreq / 1000000);
90 printf("ipg clock : %dHz\n", mx31_get_ipg_clk());
Helmut Raigerf0029192011-10-12 23:08:30 +020091 printf("hsp clock : %dHz\n", mx31_get_hsp_clk());
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010092}
93
Stefano Babic9f008bb2011-07-13 14:34:52 +020094unsigned int mxc_get_clock(enum mxc_clock clk)
95{
96 switch (clk) {
97 case MXC_ARM_CLK:
98 return mx31_get_mcu_main_clk();
99 case MXC_IPG_CLK:
Stefano Babic67f463b2011-08-30 00:51:13 +0000100 case MXC_IPG_PERCLK:
Stefano Babic9f008bb2011-07-13 14:34:52 +0200101 case MXC_CSPI_CLK:
102 case MXC_UART_CLK:
103 return mx31_get_ipg_clk();
Helmut Raigerf0029192011-10-12 23:08:30 +0200104 case MXC_IPU_CLK:
105 return mx31_get_hsp_clk();
Stefano Babic9f008bb2011-07-13 14:34:52 +0200106 }
107 return -1;
108}
109
110u32 imx_get_uartclk(void)
111{
112 return mxc_get_clock(MXC_UART_CLK);
113}
114
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100115void mx31_gpio_mux(unsigned long mode)
116{
117 unsigned long reg, shift, tmp;
118
Magnus Lilja5276a352008-08-03 21:44:10 +0200119 reg = IOMUXC_BASE + (mode & 0x1fc);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100120 shift = (~mode & 0x3) * 8;
121
Helmut Raigerf0029192011-10-12 23:08:30 +0200122 tmp = readl(reg);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100123 tmp &= ~(0xff << shift);
Magnus Lilja5276a352008-08-03 21:44:10 +0200124 tmp |= ((mode >> IOMUX_MODE_POS) & 0xff) << shift;
Helmut Raigerf0029192011-10-12 23:08:30 +0200125 writel(tmp, reg);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100126}
127
Stefano Babicf76888c2010-10-06 08:59:26 +0200128void mx31_set_pad(enum iomux_pins pin, u32 config)
129{
Stefano Babicd078b7c2010-10-19 20:19:13 +0200130 u32 field, l, reg;
Stefano Babicf76888c2010-10-06 08:59:26 +0200131
132 pin &= IOMUX_PADNUM_MASK;
133 reg = (IOMUXC_BASE + 0x154) + (pin + 2) / 3 * 4;
134 field = (pin + 2) % 3;
135
Helmut Raigerf0029192011-10-12 23:08:30 +0200136 l = readl(reg);
Stefano Babicf76888c2010-10-06 08:59:26 +0200137 l &= ~(0x1ff << (field * 10));
138 l |= config << (field * 10);
Helmut Raigerf0029192011-10-12 23:08:30 +0200139 writel(l, reg);
Stefano Babicf76888c2010-10-06 08:59:26 +0200140
141}
142
Fabio Estevam4adaf9b2011-04-11 16:18:12 +0000143struct mx3_cpu_type mx31_cpu_type[] = {
Stefano Babic2f220452011-04-29 08:56:27 +0200144 { .srev = 0x00, .v = 0x10 },
145 { .srev = 0x10, .v = 0x11 },
146 { .srev = 0x11, .v = 0x11 },
147 { .srev = 0x12, .v = 0x1F },
148 { .srev = 0x13, .v = 0x1F },
149 { .srev = 0x14, .v = 0x12 },
150 { .srev = 0x15, .v = 0x12 },
151 { .srev = 0x28, .v = 0x20 },
152 { .srev = 0x29, .v = 0x20 },
Fabio Estevam4adaf9b2011-04-11 16:18:12 +0000153};
154
Stefano Babic2f220452011-04-29 08:56:27 +0200155u32 get_cpu_rev(void)
Fabio Estevam4adaf9b2011-04-11 16:18:12 +0000156{
157 u32 i, srev;
158
159 /* read SREV register from IIM module */
160 struct iim_regs *iim = (struct iim_regs *)MX31_IIM_BASE_ADDR;
161 srev = readl(&iim->iim_srev);
162
163 for (i = 0; i < ARRAY_SIZE(mx31_cpu_type); i++)
164 if (srev == mx31_cpu_type[i].srev)
165 return mx31_cpu_type[i].v;
Stefano Babic2f220452011-04-29 08:56:27 +0200166
167 return srev | 0x8000;
Fabio Estevam4adaf9b2011-04-11 16:18:12 +0000168}
169
Stefano Babicd43458d2011-05-17 13:45:41 +0200170static char *get_reset_cause(void)
Fabio Estevam25d8e1b2011-04-18 07:38:11 +0000171{
172 /* read RCSR register from CCM module */
173 struct clock_control_regs *ccm =
174 (struct clock_control_regs *)CCM_BASE;
175
176 u32 cause = readl(&ccm->rcsr) & 0x07;
177
178 switch (cause) {
179 case 0x0000:
180 return "POR";
Fabio Estevam25d8e1b2011-04-18 07:38:11 +0000181 case 0x0001:
182 return "RST";
Fabio Estevam25d8e1b2011-04-18 07:38:11 +0000183 case 0x0002:
184 return "WDOG";
Fabio Estevam25d8e1b2011-04-18 07:38:11 +0000185 case 0x0006:
186 return "JTAG";
Fabio Estevam25d8e1b2011-04-18 07:38:11 +0000187 default:
188 return "unknown reset";
189 }
190}
191
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100192#if defined(CONFIG_DISPLAY_CPUINFO)
193int print_cpuinfo (void)
194{
Stefano Babic2f220452011-04-29 08:56:27 +0200195 u32 srev = get_cpu_rev();
196
Fabio Estevamb6ce4792011-09-16 04:01:22 +0000197 printf("CPU: Freescale i.MX31 rev %d.%d%s at %d MHz.\n",
Stefano Babic2f220452011-04-29 08:56:27 +0200198 (srev & 0xF0) >> 4, (srev & 0x0F),
199 ((srev & 0x8000) ? " unknown" : ""),
200 mx31_get_mcu_main_clk() / 1000000);
Fabio Estevam25d8e1b2011-04-18 07:38:11 +0000201 printf("Reset cause: %s\n", get_reset_cause());
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100202 return 0;
203}
204#endif