blob: 31503af5d239eb9d37142e6f1e868d69f3ba9fe6 [file] [log] [blame]
Scott Wood96b8a052007-04-16 14:54:15 -05001/*
Scott Woode8d3ca82010-08-30 18:04:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
Scott Wood96b8a052007-04-16 14:54:15 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
Scott Wood96b8a052007-04-16 14:54:15 -050021 */
22/*
23 * mpc8313epb board configuration file
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/*
30 * High Level Configuration Options
31 */
32#define CONFIG_E300 1
Peter Tyser0f898602009-05-22 17:23:24 -050033#define CONFIG_MPC83xx 1
Peter Tyser2c7920a2009-05-22 17:23:25 -050034#define CONFIG_MPC831x 1
Scott Wood96b8a052007-04-16 14:54:15 -050035#define CONFIG_MPC8313 1
36#define CONFIG_MPC8313ERDB 1
37
Scott Woodf1c574d2010-11-24 13:28:40 +000038#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
39#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
40#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
41#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
42#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
43#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
44
45#ifdef CONFIG_NAND_U_BOOT
46#define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
47#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
48#ifdef CONFIG_NAND_SPL
49#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
50#endif /* CONFIG_NAND_SPL */
51#endif /* CONFIG_NAND_U_BOOT */
52
Wolfgang Denk2ae18242010-10-06 09:05:45 +020053#ifndef CONFIG_SYS_TEXT_BASE
54#define CONFIG_SYS_TEXT_BASE 0xFE000000
55#endif
56
Scott Woodf1c574d2010-11-24 13:28:40 +000057#ifndef CONFIG_SYS_MONITOR_BASE
58#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
59#endif
60
Scott Wood96b8a052007-04-16 14:54:15 -050061#define CONFIG_PCI
Becky Bruce0914f482010-06-17 11:37:18 -050062#define CONFIG_FSL_ELBC 1
Scott Wood96b8a052007-04-16 14:54:15 -050063
Timur Tabi89c77842008-02-08 13:15:55 -060064#define CONFIG_MISC_INIT_R
65
66/*
67 * On-board devices
York Sun4ce1e232008-05-15 15:26:27 -050068 *
69 * TSEC1 is VSC switch
70 * TSEC2 is SoC TSEC
Timur Tabi89c77842008-02-08 13:15:55 -060071 */
72#define CONFIG_VSC7385_ENET
York Sun4ce1e232008-05-15 15:26:27 -050073#define CONFIG_TSEC2
Timur Tabi89c77842008-02-08 13:15:55 -060074
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#ifdef CONFIG_SYS_66MHZ
Kim Phillips5c5d3242007-04-25 12:34:38 -050076#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#elif defined(CONFIG_SYS_33MHZ)
Kim Phillips5c5d3242007-04-25 12:34:38 -050078#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
Scott Wood96b8a052007-04-16 14:54:15 -050079#else
80#error Unknown oscillator frequency.
81#endif
82
83#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
84
85#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
86
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_IMMR 0xE0000000
Scott Wood96b8a052007-04-16 14:54:15 -050088
Scott Woode4c09502008-06-30 14:13:28 -050089#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
Scott Woode4c09502008-06-30 14:13:28 -050091#endif
92
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_MEMTEST_START 0x00001000
94#define CONFIG_SYS_MEMTEST_END 0x07f00000
Scott Wood96b8a052007-04-16 14:54:15 -050095
96/* Early revs of this board will lock up hard when attempting
97 * to access the PMC registers, unless a JTAG debugger is
98 * connected, or some resistor modifications are made.
99 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
Scott Wood96b8a052007-04-16 14:54:15 -0500101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
103#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Scott Wood96b8a052007-04-16 14:54:15 -0500104
105/*
Timur Tabi89c77842008-02-08 13:15:55 -0600106 * Device configurations
107 */
108
109/* Vitesse 7385 */
110
111#ifdef CONFIG_VSC7385_ENET
112
York Sun4ce1e232008-05-15 15:26:27 -0500113#define CONFIG_TSEC1
Timur Tabi89c77842008-02-08 13:15:55 -0600114
115/* The flash address and size of the VSC7385 firmware image */
116#define CONFIG_VSC7385_IMAGE 0xFE7FE000
117#define CONFIG_VSC7385_IMAGE_SIZE 8192
118
119#endif
120
121/*
Scott Wood96b8a052007-04-16 14:54:15 -0500122 * DDR Setup
123 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500124#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
126#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Scott Wood96b8a052007-04-16 14:54:15 -0500127
128/*
129 * Manually set up DDR parameters, as this board does not
130 * seem to have the SPD connected to I2C.
131 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500132#define CONFIG_SYS_DDR_SIZE 128 /* MB */
Joe Hershberger2e651b22011-10-11 23:57:31 -0500133#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500134 | CSCONFIG_ODT_RD_NEVER \
135 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500136 | CSCONFIG_ROW_BIT_13 \
137 | CSCONFIG_COL_BIT_10)
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530138 /* 0x80010102 */
Scott Wood96b8a052007-04-16 14:54:15 -0500139
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger261c07b2011-10-11 23:57:10 -0500141#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
142 | (0 << TIMING_CFG0_WRT_SHIFT) \
143 | (0 << TIMING_CFG0_RRT_SHIFT) \
144 | (0 << TIMING_CFG0_WWT_SHIFT) \
145 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
146 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
147 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
148 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Scott Wood96b8a052007-04-16 14:54:15 -0500149 /* 0x00220802 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500150#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
151 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
152 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
153 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
154 | (10 << TIMING_CFG1_REFREC_SHIFT) \
155 | (3 << TIMING_CFG1_WRREC_SHIFT) \
156 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
157 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530158 /* 0x3835a322 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500159#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
160 | (5 << TIMING_CFG2_CPO_SHIFT) \
161 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
162 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
163 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
164 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
165 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530166 /* 0x129048c6 */ /* P9-45,may need tuning */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500167#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
168 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530169 /* 0x05100500 */
Scott Wood96b8a052007-04-16 14:54:15 -0500170#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500171#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500172 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500173 | SDRAM_CFG_DBW_32 \
174 | SDRAM_CFG_2T_EN)
175 /* 0x43088000 */
Scott Wood96b8a052007-04-16 14:54:15 -0500176#else
Joe Hershberger261c07b2011-10-11 23:57:10 -0500177#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500178 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500179 | SDRAM_CFG_DBW_32)
Scott Wood96b8a052007-04-16 14:54:15 -0500180 /* 0x43080000 */
181#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_SDRAM_CFG2 0x00401000
Scott Wood96b8a052007-04-16 14:54:15 -0500183/* set burst length to 8 for 32-bit data path */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500184#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
185 | (0x0632 << SDRAM_MODE_SD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530186 /* 0x44480632 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500187#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Scott Wood96b8a052007-04-16 14:54:15 -0500188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Scott Wood96b8a052007-04-16 14:54:15 -0500190 /*0x02000000*/
Joe Hershberger261c07b2011-10-11 23:57:10 -0500191#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Scott Wood96b8a052007-04-16 14:54:15 -0500192 | DDRCDR_PZ_NOMZ \
193 | DDRCDR_NZ_NOMZ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500194 | DDRCDR_M_ODR)
Scott Wood96b8a052007-04-16 14:54:15 -0500195
196/*
197 * FLASH on the Local Bus
198 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500199#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
200#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500202#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
203#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
204#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
205#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Scott Wood96b8a052007-04-16 14:54:15 -0500206
Joe Hershberger261c07b2011-10-11 23:57:10 -0500207#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500208 | BR_PS_16 /* 16 bit port */ \
209 | BR_MS_GPCM /* MSEL = GPCM */ \
210 | BR_V) /* valid */
211#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Scott Wood96b8a052007-04-16 14:54:15 -0500212 | OR_GPCM_XACS \
213 | OR_GPCM_SCY_9 \
214 | OR_GPCM_EHTR \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500215 | OR_GPCM_EAD)
Scott Wood96b8a052007-04-16 14:54:15 -0500216 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500217 /* window base at flash base */
218#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500219 /* 16 MB window size */
220#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Scott Wood96b8a052007-04-16 14:54:15 -0500221
Joe Hershberger261c07b2011-10-11 23:57:10 -0500222#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
223#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
Scott Wood96b8a052007-04-16 14:54:15 -0500224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
226#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Scott Wood96b8a052007-04-16 14:54:15 -0500227
Joe Hershberger261c07b2011-10-11 23:57:10 -0500228#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
229 !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_RAMBOOT
Scott Wood96b8a052007-04-16 14:54:15 -0500231#endif
232
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger261c07b2011-10-11 23:57:10 -0500234#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
235#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Scott Wood96b8a052007-04-16 14:54:15 -0500236
Joe Hershberger261c07b2011-10-11 23:57:10 -0500237#define CONFIG_SYS_GBL_DATA_OFFSET \
238 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Scott Wood96b8a052007-04-16 14:54:15 -0500240
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500242#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
243#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Scott Wood96b8a052007-04-16 14:54:15 -0500244
245/*
246 * Local Bus LCRR and LBCR regs
247 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500248#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
249#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger261c07b2011-10-11 23:57:10 -0500250#define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
251 | (0xFF << LBCR_BMT_SHIFT) \
252 | 0xF) /* 0x0004ff0f */
Scott Wood96b8a052007-04-16 14:54:15 -0500253
Joe Hershberger261c07b2011-10-11 23:57:10 -0500254 /* LB refresh timer prescal, 266MHz/32 */
255#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
Scott Wood96b8a052007-04-16 14:54:15 -0500256
Marcel Ziswiler7817cb22007-12-30 03:30:46 +0100257/* drivers/mtd/nand/nand.c */
Scott Woode4c09502008-06-30 14:13:28 -0500258#ifdef CONFIG_NAND_SPL
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_NAND_BASE 0xFFF00000
Scott Woode4c09502008-06-30 14:13:28 -0500260#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_NAND_BASE 0xE2800000
Scott Woode4c09502008-06-30 14:13:28 -0500262#endif
263
Scott Woode8d3ca82010-08-30 18:04:52 -0500264#define CONFIG_MTD_DEVICE
265#define CONFIG_MTD_PARTITION
266#define CONFIG_CMD_MTDPARTS
267#define MTDIDS_DEFAULT "nand0=e2800000.flash"
Joe Hershberger261c07b2011-10-11 23:57:10 -0500268#define MTDPARTS_DEFAULT \
Scott Woode8d3ca82010-08-30 18:04:52 -0500269 "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
270
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_MAX_NAND_DEVICE 1
Scott Wood96b8a052007-04-16 14:54:15 -0500272#define CONFIG_MTD_NAND_VERIFY_WRITE
Scott Woodacdab5c2008-06-26 14:06:52 -0500273#define CONFIG_CMD_NAND 1
274#define CONFIG_NAND_FSL_ELBC 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500276#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
Scott Wood96b8a052007-04-16 14:54:15 -0500277
Scott Woode4c09502008-06-30 14:13:28 -0500278
Joe Hershberger261c07b2011-10-11 23:57:10 -0500279#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500280 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500281 | BR_PS_8 /* 8 bit port */ \
Wolfgang Denka7676ea2007-05-16 01:16:53 +0200282 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500283 | BR_V) /* valid */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500284#define CONFIG_SYS_NAND_OR_PRELIM \
285 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
Scott Wood96b8a052007-04-16 14:54:15 -0500286 | OR_FCM_CSCT \
287 | OR_FCM_CST \
288 | OR_FCM_CHT \
289 | OR_FCM_SCY_1 \
290 | OR_FCM_TRLX \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500291 | OR_FCM_EHTR)
Scott Wood96b8a052007-04-16 14:54:15 -0500292 /* 0xFFFF8396 */
Scott Woode4c09502008-06-30 14:13:28 -0500293
294#ifdef CONFIG_NAND_U_BOOT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
296#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
297#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
298#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500299#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
301#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
302#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
303#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500304#endif
305
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500307#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Scott Wood96b8a052007-04-16 14:54:15 -0500308
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
310#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500311
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500312/* local bus write LED / read status buffer (BCSR) mapping */
313#define CONFIG_SYS_BCSR_ADDR 0xFA000000
314#define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
315 /* map at 0xFA000000 on LCS3 */
316#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \
317 | BR_PS_8 /* 8 bit port */ \
318 | BR_MS_GPCM /* MSEL = GPCM */ \
319 | BR_V) /* valid */
320 /* 0xFA000801 */
321#define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
322 | OR_GPCM_CSNT \
323 | OR_GPCM_ACS_DIV2 \
324 | OR_GPCM_XACS \
325 | OR_GPCM_SCY_15 \
326 | OR_GPCM_TRLX_SET \
327 | OR_GPCM_EHTR_SET \
328 | OR_GPCM_EAD)
329 /* 0xFFFF8FF7 */
330#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR
331#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Scott Wood96b8a052007-04-16 14:54:15 -0500332
Timur Tabi89c77842008-02-08 13:15:55 -0600333/* Vitesse 7385 */
334
Timur Tabi89c77842008-02-08 13:15:55 -0600335#ifdef CONFIG_VSC7385_ENET
336
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500337 /* VSC7385 Base address on LCS2 */
338#define CONFIG_SYS_VSC7385_BASE 0xF0000000
339#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
340
341#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
342 | BR_PS_8 /* 8 bit port */ \
343 | BR_MS_GPCM /* MSEL = GPCM */ \
344 | BR_V) /* valid */
345#define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
346 | OR_GPCM_CSNT \
347 | OR_GPCM_XACS \
348 | OR_GPCM_SCY_15 \
349 | OR_GPCM_SETA \
350 | OR_GPCM_TRLX_SET \
351 | OR_GPCM_EHTR_SET \
352 | OR_GPCM_EAD)
353 /* 0xFFFE09FF */
354
Joe Hershberger261c07b2011-10-11 23:57:10 -0500355 /* Access window base at VSC7385 base */
356#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500357#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi89c77842008-02-08 13:15:55 -0600358
359#endif
360
Scott Wood96b8a052007-04-16 14:54:15 -0500361/* pass open firmware flat tree */
Kim Phillips35cc4e42007-08-15 22:30:39 -0500362#define CONFIG_OF_LIBFDT 1
Scott Wood96b8a052007-04-16 14:54:15 -0500363#define CONFIG_OF_BOARD_SETUP 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600364#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Scott Wood96b8a052007-04-16 14:54:15 -0500365
366/*
367 * Serial Port
368 */
369#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_NS16550
371#define CONFIG_SYS_NS16550_SERIAL
372#define CONFIG_SYS_NS16550_REG_SIZE 1
Scott Wood96b8a052007-04-16 14:54:15 -0500373
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_BAUDRATE_TABLE \
Scott Wood96b8a052007-04-16 14:54:15 -0500375 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
376
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
378#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Scott Wood96b8a052007-04-16 14:54:15 -0500379
380/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_HUSH_PARSER
382#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Scott Wood96b8a052007-04-16 14:54:15 -0500383
384/* I2C */
385#define CONFIG_HARD_I2C /* I2C with hardware support*/
386#define CONFIG_FSL_I2C
387#define CONFIG_I2C_MULTI_BUS
Joe Hershberger261c07b2011-10-11 23:57:10 -0500388#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
389#define CONFIG_SYS_I2C_SLAVE 0x7F
390#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* Don't probe these addrs */
391#define CONFIG_SYS_I2C_OFFSET 0x3000
392#define CONFIG_SYS_I2C2_OFFSET 0x3100
Scott Wood96b8a052007-04-16 14:54:15 -0500393
Scott Wood96b8a052007-04-16 14:54:15 -0500394/*
395 * General PCI
396 * Addresses are mapped 1-1.
397 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
399#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
400#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
401#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
402#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
403#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
404#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
405#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
406#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Scott Wood96b8a052007-04-16 14:54:15 -0500407
408#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Scott Wood96b8a052007-04-16 14:54:15 -0500410
411/*
Timur Tabi89c77842008-02-08 13:15:55 -0600412 * TSEC
Scott Wood96b8a052007-04-16 14:54:15 -0500413 */
414#define CONFIG_TSEC_ENET /* TSEC ethernet support */
415
Timur Tabi89c77842008-02-08 13:15:55 -0600416#define CONFIG_GMII /* MII PHY management */
417
418#ifdef CONFIG_TSEC1
419#define CONFIG_HAS_ETH0
420#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Timur Tabi89c77842008-02-08 13:15:55 -0600422#define TSEC1_PHY_ADDR 0x1c
423#define TSEC1_FLAGS TSEC_GIGABIT
424#define TSEC1_PHYIDX 0
Scott Wood96b8a052007-04-16 14:54:15 -0500425#endif
426
Timur Tabi89c77842008-02-08 13:15:55 -0600427#ifdef CONFIG_TSEC2
428#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500429#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200430#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600431#define TSEC2_PHY_ADDR 4
432#define TSEC2_FLAGS TSEC_GIGABIT
433#define TSEC2_PHYIDX 0
434#endif
435
Scott Wood96b8a052007-04-16 14:54:15 -0500436
437/* Options are: TSEC[0-1] */
438#define CONFIG_ETHPRIME "TSEC1"
439
440/*
441 * Configure on-board RTC
442 */
443#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Scott Wood96b8a052007-04-16 14:54:15 -0500445
446/*
447 * Environment
448 */
Scott Woode4c09502008-06-30 14:13:28 -0500449#if defined(CONFIG_NAND_U_BOOT)
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200450 #define CONFIG_ENV_IS_IN_NAND 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200451 #define CONFIG_ENV_OFFSET (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200452 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200453 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
454 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
455 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500456 #define CONFIG_ENV_OFFSET_REDUND \
457 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200458#elif !defined(CONFIG_SYS_RAMBOOT)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200459 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger261c07b2011-10-11 23:57:10 -0500460 #define CONFIG_ENV_ADDR \
461 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200462 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
463 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500464
465/* Address and size of Redundant Environment Sector */
466#else
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200467 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200468 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200469 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500470#endif
471
472#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200473#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Scott Wood96b8a052007-04-16 14:54:15 -0500474
Jon Loeliger8ea54992007-07-04 22:30:06 -0500475/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500476 * BOOTP options
477 */
478#define CONFIG_BOOTP_BOOTFILESIZE
479#define CONFIG_BOOTP_BOOTPATH
480#define CONFIG_BOOTP_GATEWAY
481#define CONFIG_BOOTP_HOSTNAME
482
483
484/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500485 * Command line configuration.
486 */
487#include <config_cmd_default.h>
488
489#define CONFIG_CMD_PING
490#define CONFIG_CMD_DHCP
491#define CONFIG_CMD_I2C
492#define CONFIG_CMD_MII
493#define CONFIG_CMD_DATE
494#define CONFIG_CMD_PCI
495
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200496#if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500497 #undef CONFIG_CMD_SAVEENV
Jon Loeliger8ea54992007-07-04 22:30:06 -0500498 #undef CONFIG_CMD_LOADS
499#endif
Scott Wood96b8a052007-04-16 14:54:15 -0500500
501#define CONFIG_CMDLINE_EDITING 1
Kim Phillipsa059e902010-04-15 17:36:05 -0500502#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Scott Wood96b8a052007-04-16 14:54:15 -0500503
504/*
505 * Miscellaneous configurable options
506 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200507#define CONFIG_SYS_LONGHELP /* undef to save memory */
508#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
509#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
510#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Scott Wood96b8a052007-04-16 14:54:15 -0500511
Joe Hershberger261c07b2011-10-11 23:57:10 -0500512 /* Print Buffer Size */
513#define CONFIG_SYS_PBSIZE \
514 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
515#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
516 /* Boot Argument Buffer Size */
517#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
518#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Scott Wood96b8a052007-04-16 14:54:15 -0500519
520/*
521 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700522 * have to be in the first 256 MB of memory, since this is
Scott Wood96b8a052007-04-16 14:54:15 -0500523 * the maximum mapped by the Linux kernel during initialization.
524 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500525 /* Initial Memory map for Linux*/
526#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Scott Wood96b8a052007-04-16 14:54:15 -0500527
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200528#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Scott Wood96b8a052007-04-16 14:54:15 -0500529
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200530#ifdef CONFIG_SYS_66MHZ
Scott Wood96b8a052007-04-16 14:54:15 -0500531
532/* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
533/* 0x62040000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200534#define CONFIG_SYS_HRCW_LOW (\
Scott Wood96b8a052007-04-16 14:54:15 -0500535 0x20000000 /* reserved, must be set */ |\
536 HRCWL_DDRCM |\
537 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
538 HRCWL_DDR_TO_SCB_CLK_2X1 |\
539 HRCWL_CSB_TO_CLKIN_2X1 |\
540 HRCWL_CORE_TO_CSB_2X1)
541
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200542#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Scott Woode4c09502008-06-30 14:13:28 -0500543
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200544#elif defined(CONFIG_SYS_33MHZ)
Scott Wood96b8a052007-04-16 14:54:15 -0500545
546/* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
547/* 0x65040000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200548#define CONFIG_SYS_HRCW_LOW (\
Scott Wood96b8a052007-04-16 14:54:15 -0500549 0x20000000 /* reserved, must be set */ |\
550 HRCWL_DDRCM |\
551 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
552 HRCWL_DDR_TO_SCB_CLK_2X1 |\
553 HRCWL_CSB_TO_CLKIN_5X1 |\
554 HRCWL_CORE_TO_CSB_2X1)
555
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200556#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
Scott Woode4c09502008-06-30 14:13:28 -0500557
Scott Wood96b8a052007-04-16 14:54:15 -0500558#endif
559
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200560#define CONFIG_SYS_HRCW_HIGH_BASE (\
Scott Wood96b8a052007-04-16 14:54:15 -0500561 HRCWH_PCI_HOST |\
562 HRCWH_PCI1_ARBITER_ENABLE |\
563 HRCWH_CORE_ENABLE |\
Scott Wood96b8a052007-04-16 14:54:15 -0500564 HRCWH_BOOTSEQ_DISABLE |\
565 HRCWH_SW_WATCHDOG_DISABLE |\
Scott Wood96b8a052007-04-16 14:54:15 -0500566 HRCWH_TSEC1M_IN_RGMII |\
567 HRCWH_TSEC2M_IN_RGMII |\
Scott Woode4c09502008-06-30 14:13:28 -0500568 HRCWH_BIG_ENDIAN)
569
570#ifdef CONFIG_NAND_SPL
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200571#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk4b070802008-08-14 14:41:06 +0200572 HRCWH_FROM_0XFFF00100 |\
573 HRCWH_ROM_LOC_NAND_SP_8BIT |\
574 HRCWH_RL_EXT_NAND)
Scott Woode4c09502008-06-30 14:13:28 -0500575#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200576#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk4b070802008-08-14 14:41:06 +0200577 HRCWH_FROM_0X00000100 |\
578 HRCWH_ROM_LOC_LOCAL_16BIT |\
579 HRCWH_RL_EXT_LEGACY)
Scott Woode4c09502008-06-30 14:13:28 -0500580#endif
Scott Wood96b8a052007-04-16 14:54:15 -0500581
582/* System IO Config */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200583#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500584#define CONFIG_SYS_SICRL SICRL_USBDR_10 /* Enable Internal USB Phy */
Scott Wood96b8a052007-04-16 14:54:15 -0500585
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200586#define CONFIG_SYS_HID0_INIT 0x000000000
587#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
Kim Phillips1a2e2032010-04-20 19:37:54 -0500588 HID0_ENABLE_INSTRUCTION_CACHE | \
589 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Scott Wood96b8a052007-04-16 14:54:15 -0500590
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200591#define CONFIG_SYS_HID2 HID2_HBE
Scott Wood96b8a052007-04-16 14:54:15 -0500592
Becky Bruce31d82672008-05-08 19:02:12 -0500593#define CONFIG_HIGH_BATS 1 /* High BATs supported */
594
Scott Wood96b8a052007-04-16 14:54:15 -0500595/* DDR @ 0x00000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500596#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500597#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
598 | BATU_BL_256M \
599 | BATU_VS \
600 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500601
602/* PCI @ 0x80000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500603#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500604#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
605 | BATU_BL_256M \
606 | BATU_VS \
607 | BATU_VP)
608#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500609 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500610 | BATL_CACHEINHIBIT \
611 | BATL_GUARDEDSTORAGE)
612#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
613 | BATU_BL_256M \
614 | BATU_VS \
615 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500616
617/* PCI2 not supported on 8313 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200618#define CONFIG_SYS_IBAT3L (0)
619#define CONFIG_SYS_IBAT3U (0)
620#define CONFIG_SYS_IBAT4L (0)
621#define CONFIG_SYS_IBAT4U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500622
623/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500624#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500625 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500626 | BATL_CACHEINHIBIT \
627 | BATL_GUARDEDSTORAGE)
628#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
629 | BATU_BL_256M \
630 | BATU_VS \
631 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500632
633/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500634#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200635#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500636
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200637#define CONFIG_SYS_IBAT7L (0)
638#define CONFIG_SYS_IBAT7U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500639
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200640#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
641#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
642#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
643#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
644#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
645#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
646#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
647#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
648#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
649#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
650#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
651#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
652#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
653#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
654#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
655#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Scott Wood96b8a052007-04-16 14:54:15 -0500656
657/*
Scott Wood96b8a052007-04-16 14:54:15 -0500658 * Environment Configuration
659 */
660#define CONFIG_ENV_OVERWRITE
661
Joe Hershberger261c07b2011-10-11 23:57:10 -0500662#define CONFIG_NETDEV "eth1"
Scott Wood96b8a052007-04-16 14:54:15 -0500663
664#define CONFIG_HOSTNAME mpc8313erdb
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000665#define CONFIG_ROOTPATH "/nfs/root/path"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000666#define CONFIG_BOOTFILE "uImage"
Joe Hershberger261c07b2011-10-11 23:57:10 -0500667 /* U-Boot image on TFTP server */
668#define CONFIG_UBOOTPATH "u-boot.bin"
669#define CONFIG_FDTFILE "mpc8313erdb.dtb"
Scott Wood96b8a052007-04-16 14:54:15 -0500670
Joe Hershberger261c07b2011-10-11 23:57:10 -0500671 /* default location for tftp and bootm */
672#define CONFIG_LOADADDR 800000
Kim Phillips7fd0bea2008-09-24 08:46:25 -0500673#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Scott Wood96b8a052007-04-16 14:54:15 -0500674#define CONFIG_BAUDRATE 115200
675
676#define XMK_STR(x) #x
677#define MK_STR(x) XMK_STR(x)
678
679#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500680 "netdev=" CONFIG_NETDEV "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500681 "ethprime=TSEC1\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500682 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200683 "tftpflash=tftpboot $loadaddr $uboot; " \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500684 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
685 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
686 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "\
687 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
688 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\
Kim Phillips79f516b2009-08-21 16:34:38 -0500689 "fdtaddr=780000\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500690 "fdtfile=" CONFIG_FDTFILE "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500691 "console=ttyS0\0" \
692 "setbootargs=setenv bootargs " \
693 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200694 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500695 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
696 "$netdev:off " \
Scott Wood96b8a052007-04-16 14:54:15 -0500697 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
698
699#define CONFIG_NFSBOOTCOMMAND \
700 "setenv rootdev /dev/nfs;" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200701 "run setbootargs;" \
702 "run setipargs;" \
Scott Wood96b8a052007-04-16 14:54:15 -0500703 "tftp $loadaddr $bootfile;" \
704 "tftp $fdtaddr $fdtfile;" \
705 "bootm $loadaddr - $fdtaddr"
706
707#define CONFIG_RAMBOOTCOMMAND \
708 "setenv rootdev /dev/ram;" \
709 "run setbootargs;" \
710 "tftp $ramdiskaddr $ramdiskfile;" \
711 "tftp $loadaddr $bootfile;" \
712 "tftp $fdtaddr $fdtfile;" \
713 "bootm $loadaddr $ramdiskaddr $fdtaddr"
714
715#undef MK_STR
716#undef XMK_STR
717
718#endif /* __CONFIG_H */