blob: b2af4f9823b4d1080b55b42e123a8dc3bfa3b2ac [file] [log] [blame]
Scott Wood96b8a052007-04-16 14:54:15 -05001/*
Scott Woode8d3ca82010-08-30 18:04:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
Scott Wood96b8a052007-04-16 14:54:15 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
Scott Wood96b8a052007-04-16 14:54:15 -050021 */
22/*
23 * mpc8313epb board configuration file
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/*
30 * High Level Configuration Options
31 */
32#define CONFIG_E300 1
Peter Tyser0f898602009-05-22 17:23:24 -050033#define CONFIG_MPC83xx 1
Peter Tyser2c7920a2009-05-22 17:23:25 -050034#define CONFIG_MPC831x 1
Scott Wood96b8a052007-04-16 14:54:15 -050035#define CONFIG_MPC8313 1
36#define CONFIG_MPC8313ERDB 1
37
Scott Woodf1c574d2010-11-24 13:28:40 +000038#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
39#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
40#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
41#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
42#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
43#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
44
45#ifdef CONFIG_NAND_U_BOOT
46#define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
47#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
48#ifdef CONFIG_NAND_SPL
49#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
50#endif /* CONFIG_NAND_SPL */
51#endif /* CONFIG_NAND_U_BOOT */
52
Wolfgang Denk2ae18242010-10-06 09:05:45 +020053#ifndef CONFIG_SYS_TEXT_BASE
54#define CONFIG_SYS_TEXT_BASE 0xFE000000
55#endif
56
Scott Woodf1c574d2010-11-24 13:28:40 +000057#ifndef CONFIG_SYS_MONITOR_BASE
58#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
59#endif
60
Scott Wood96b8a052007-04-16 14:54:15 -050061#define CONFIG_PCI
Becky Bruce0914f482010-06-17 11:37:18 -050062#define CONFIG_FSL_ELBC 1
Scott Wood96b8a052007-04-16 14:54:15 -050063
Timur Tabi89c77842008-02-08 13:15:55 -060064#define CONFIG_MISC_INIT_R
65
66/*
67 * On-board devices
York Sun4ce1e232008-05-15 15:26:27 -050068 *
69 * TSEC1 is VSC switch
70 * TSEC2 is SoC TSEC
Timur Tabi89c77842008-02-08 13:15:55 -060071 */
72#define CONFIG_VSC7385_ENET
York Sun4ce1e232008-05-15 15:26:27 -050073#define CONFIG_TSEC2
Timur Tabi89c77842008-02-08 13:15:55 -060074
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#ifdef CONFIG_SYS_66MHZ
Kim Phillips5c5d3242007-04-25 12:34:38 -050076#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#elif defined(CONFIG_SYS_33MHZ)
Kim Phillips5c5d3242007-04-25 12:34:38 -050078#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
Scott Wood96b8a052007-04-16 14:54:15 -050079#else
80#error Unknown oscillator frequency.
81#endif
82
83#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
84
85#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
86
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_IMMR 0xE0000000
Scott Wood96b8a052007-04-16 14:54:15 -050088
Scott Woode4c09502008-06-30 14:13:28 -050089#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
Scott Woode4c09502008-06-30 14:13:28 -050091#endif
92
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_MEMTEST_START 0x00001000
94#define CONFIG_SYS_MEMTEST_END 0x07f00000
Scott Wood96b8a052007-04-16 14:54:15 -050095
96/* Early revs of this board will lock up hard when attempting
97 * to access the PMC registers, unless a JTAG debugger is
98 * connected, or some resistor modifications are made.
99 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
Scott Wood96b8a052007-04-16 14:54:15 -0500101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
103#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Scott Wood96b8a052007-04-16 14:54:15 -0500104
105/*
Timur Tabi89c77842008-02-08 13:15:55 -0600106 * Device configurations
107 */
108
109/* Vitesse 7385 */
110
111#ifdef CONFIG_VSC7385_ENET
112
York Sun4ce1e232008-05-15 15:26:27 -0500113#define CONFIG_TSEC1
Timur Tabi89c77842008-02-08 13:15:55 -0600114
115/* The flash address and size of the VSC7385 firmware image */
116#define CONFIG_VSC7385_IMAGE 0xFE7FE000
117#define CONFIG_VSC7385_IMAGE_SIZE 8192
118
119#endif
120
121/*
Scott Wood96b8a052007-04-16 14:54:15 -0500122 * DDR Setup
123 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500124#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
126#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Scott Wood96b8a052007-04-16 14:54:15 -0500127
128/*
129 * Manually set up DDR parameters, as this board does not
130 * seem to have the SPD connected to I2C.
131 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500132#define CONFIG_SYS_DDR_SIZE 128 /* MB */
133#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN \
134 | 0x00010000 /* TODO */ \
135 | CSCONFIG_ROW_BIT_13 \
136 | CSCONFIG_COL_BIT_10)
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530137 /* 0x80010102 */
Scott Wood96b8a052007-04-16 14:54:15 -0500138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger261c07b2011-10-11 23:57:10 -0500140#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
141 | (0 << TIMING_CFG0_WRT_SHIFT) \
142 | (0 << TIMING_CFG0_RRT_SHIFT) \
143 | (0 << TIMING_CFG0_WWT_SHIFT) \
144 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
145 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
146 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
147 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Scott Wood96b8a052007-04-16 14:54:15 -0500148 /* 0x00220802 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500149#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
150 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
151 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
152 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
153 | (10 << TIMING_CFG1_REFREC_SHIFT) \
154 | (3 << TIMING_CFG1_WRREC_SHIFT) \
155 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
156 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530157 /* 0x3835a322 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500158#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
159 | (5 << TIMING_CFG2_CPO_SHIFT) \
160 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
161 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
162 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
163 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
164 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530165 /* 0x129048c6 */ /* P9-45,may need tuning */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500166#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
167 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530168 /* 0x05100500 */
Scott Wood96b8a052007-04-16 14:54:15 -0500169#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500170#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500171 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Scott Wood96b8a052007-04-16 14:54:15 -0500172 | SDRAM_CFG_2T_EN \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500173 | SDRAM_CFG_DBW_32)
Scott Wood96b8a052007-04-16 14:54:15 -0500174#else
Joe Hershberger261c07b2011-10-11 23:57:10 -0500175#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500176 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500177 | SDRAM_CFG_32_BE)
Scott Wood96b8a052007-04-16 14:54:15 -0500178 /* 0x43080000 */
179#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_SDRAM_CFG2 0x00401000
Scott Wood96b8a052007-04-16 14:54:15 -0500181/* set burst length to 8 for 32-bit data path */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500182#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
183 | (0x0632 << SDRAM_MODE_SD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530184 /* 0x44480632 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500185#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Scott Wood96b8a052007-04-16 14:54:15 -0500186
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Scott Wood96b8a052007-04-16 14:54:15 -0500188 /*0x02000000*/
Joe Hershberger261c07b2011-10-11 23:57:10 -0500189#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Scott Wood96b8a052007-04-16 14:54:15 -0500190 | DDRCDR_PZ_NOMZ \
191 | DDRCDR_NZ_NOMZ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500192 | DDRCDR_M_ODR)
Scott Wood96b8a052007-04-16 14:54:15 -0500193
194/*
195 * FLASH on the Local Bus
196 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500197#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
198#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500200#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
201#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
202#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
203#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Scott Wood96b8a052007-04-16 14:54:15 -0500204
Joe Hershberger261c07b2011-10-11 23:57:10 -0500205#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
206 | (2 << BR_PS_SHIFT) /* 16 bit port */ \
207 | BR_V) /* valid */
208#define CONFIG_SYS_NOR_OR_PRELIM (0xFF800000 /* 8 MByte */ \
Scott Wood96b8a052007-04-16 14:54:15 -0500209 | OR_GPCM_XACS \
210 | OR_GPCM_SCY_9 \
211 | OR_GPCM_EHTR \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500212 | OR_GPCM_EAD)
Scott Wood96b8a052007-04-16 14:54:15 -0500213 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500214 /* window base at flash base */
215#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000017 /* 16 MB window size */
Scott Wood96b8a052007-04-16 14:54:15 -0500217
Joe Hershberger261c07b2011-10-11 23:57:10 -0500218#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
219#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
Scott Wood96b8a052007-04-16 14:54:15 -0500220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
222#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Scott Wood96b8a052007-04-16 14:54:15 -0500223
Joe Hershberger261c07b2011-10-11 23:57:10 -0500224#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
225 !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_RAMBOOT
Scott Wood96b8a052007-04-16 14:54:15 -0500227#endif
228
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger261c07b2011-10-11 23:57:10 -0500230#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
231#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Scott Wood96b8a052007-04-16 14:54:15 -0500232
Joe Hershberger261c07b2011-10-11 23:57:10 -0500233#define CONFIG_SYS_GBL_DATA_OFFSET \
234 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Scott Wood96b8a052007-04-16 14:54:15 -0500236
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500238#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
239#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Scott Wood96b8a052007-04-16 14:54:15 -0500240
241/*
242 * Local Bus LCRR and LBCR regs
243 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500244#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
245#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger261c07b2011-10-11 23:57:10 -0500246#define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
247 | (0xFF << LBCR_BMT_SHIFT) \
248 | 0xF) /* 0x0004ff0f */
Scott Wood96b8a052007-04-16 14:54:15 -0500249
Joe Hershberger261c07b2011-10-11 23:57:10 -0500250 /* LB refresh timer prescal, 266MHz/32 */
251#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
Scott Wood96b8a052007-04-16 14:54:15 -0500252
Marcel Ziswiler7817cb22007-12-30 03:30:46 +0100253/* drivers/mtd/nand/nand.c */
Scott Woode4c09502008-06-30 14:13:28 -0500254#ifdef CONFIG_NAND_SPL
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_NAND_BASE 0xFFF00000
Scott Woode4c09502008-06-30 14:13:28 -0500256#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_NAND_BASE 0xE2800000
Scott Woode4c09502008-06-30 14:13:28 -0500258#endif
259
Scott Woode8d3ca82010-08-30 18:04:52 -0500260#define CONFIG_MTD_DEVICE
261#define CONFIG_MTD_PARTITION
262#define CONFIG_CMD_MTDPARTS
263#define MTDIDS_DEFAULT "nand0=e2800000.flash"
Joe Hershberger261c07b2011-10-11 23:57:10 -0500264#define MTDPARTS_DEFAULT \
Scott Woode8d3ca82010-08-30 18:04:52 -0500265 "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
266
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_MAX_NAND_DEVICE 1
Scott Wood96b8a052007-04-16 14:54:15 -0500268#define CONFIG_MTD_NAND_VERIFY_WRITE
Scott Woodacdab5c2008-06-26 14:06:52 -0500269#define CONFIG_CMD_NAND 1
270#define CONFIG_NAND_FSL_ELBC 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Scott Wood96b8a052007-04-16 14:54:15 -0500272
Scott Woode4c09502008-06-30 14:13:28 -0500273
Joe Hershberger261c07b2011-10-11 23:57:10 -0500274#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Wolfgang Denka7676ea2007-05-16 01:16:53 +0200275 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500276 | BR_PS_8 /* 8 bit port */ \
Wolfgang Denka7676ea2007-05-16 01:16:53 +0200277 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500278 | BR_V) /* valid */
279#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFF8000 /* length 32K */ \
Scott Wood96b8a052007-04-16 14:54:15 -0500280 | OR_FCM_CSCT \
281 | OR_FCM_CST \
282 | OR_FCM_CHT \
283 | OR_FCM_SCY_1 \
284 | OR_FCM_TRLX \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500285 | OR_FCM_EHTR)
Scott Wood96b8a052007-04-16 14:54:15 -0500286 /* 0xFFFF8396 */
Scott Woode4c09502008-06-30 14:13:28 -0500287
288#ifdef CONFIG_NAND_U_BOOT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
290#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
291#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
292#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500293#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
295#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
296#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
297#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500298#endif
299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
301#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
Scott Wood96b8a052007-04-16 14:54:15 -0500302
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
304#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500305
Scott Wood96b8a052007-04-16 14:54:15 -0500306/* local bus read write buffer mapping */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_BR3_PRELIM 0xFA000801 /* map at 0xFA000000 */
308#define CONFIG_SYS_OR3_PRELIM 0xFFFF8FF7 /* 32kB */
309#define CONFIG_SYS_LBLAWBAR3_PRELIM 0xFA000000
310#define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000E /* 32KB */
Scott Wood96b8a052007-04-16 14:54:15 -0500311
Timur Tabi89c77842008-02-08 13:15:55 -0600312/* Vitesse 7385 */
313
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Timur Tabi89c77842008-02-08 13:15:55 -0600315
316#ifdef CONFIG_VSC7385_ENET
317
Joe Hershberger261c07b2011-10-11 23:57:10 -0500318 /* VSC7385 Base address */
319#define CONFIG_SYS_BR2_PRELIM 0xf0000801
320 /* VSC7385, 128K bytes*/
321#define CONFIG_SYS_OR2_PRELIM 0xfffe09ff
322 /* Access window base at VSC7385 base */
323#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
324 /* Access window size 128K */
325#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000010
Timur Tabi89c77842008-02-08 13:15:55 -0600326
327#endif
328
Scott Wood96b8a052007-04-16 14:54:15 -0500329/* pass open firmware flat tree */
Kim Phillips35cc4e42007-08-15 22:30:39 -0500330#define CONFIG_OF_LIBFDT 1
Scott Wood96b8a052007-04-16 14:54:15 -0500331#define CONFIG_OF_BOARD_SETUP 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600332#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Scott Wood96b8a052007-04-16 14:54:15 -0500333
334/*
335 * Serial Port
336 */
337#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_NS16550
339#define CONFIG_SYS_NS16550_SERIAL
340#define CONFIG_SYS_NS16550_REG_SIZE 1
Scott Wood96b8a052007-04-16 14:54:15 -0500341
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_BAUDRATE_TABLE \
Scott Wood96b8a052007-04-16 14:54:15 -0500343 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
344
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
346#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Scott Wood96b8a052007-04-16 14:54:15 -0500347
348/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_HUSH_PARSER
350#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Scott Wood96b8a052007-04-16 14:54:15 -0500351
352/* I2C */
353#define CONFIG_HARD_I2C /* I2C with hardware support*/
354#define CONFIG_FSL_I2C
355#define CONFIG_I2C_MULTI_BUS
Joe Hershberger261c07b2011-10-11 23:57:10 -0500356#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
357#define CONFIG_SYS_I2C_SLAVE 0x7F
358#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* Don't probe these addrs */
359#define CONFIG_SYS_I2C_OFFSET 0x3000
360#define CONFIG_SYS_I2C2_OFFSET 0x3100
Scott Wood96b8a052007-04-16 14:54:15 -0500361
Scott Wood96b8a052007-04-16 14:54:15 -0500362/*
363 * General PCI
364 * Addresses are mapped 1-1.
365 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
367#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
368#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
369#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
370#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
371#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
372#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
373#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
374#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Scott Wood96b8a052007-04-16 14:54:15 -0500375
376#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Scott Wood96b8a052007-04-16 14:54:15 -0500378
379/*
Timur Tabi89c77842008-02-08 13:15:55 -0600380 * TSEC
Scott Wood96b8a052007-04-16 14:54:15 -0500381 */
382#define CONFIG_TSEC_ENET /* TSEC ethernet support */
383
Timur Tabi89c77842008-02-08 13:15:55 -0600384#define CONFIG_GMII /* MII PHY management */
385
386#ifdef CONFIG_TSEC1
387#define CONFIG_HAS_ETH0
388#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Timur Tabi89c77842008-02-08 13:15:55 -0600390#define TSEC1_PHY_ADDR 0x1c
391#define TSEC1_FLAGS TSEC_GIGABIT
392#define TSEC1_PHYIDX 0
Scott Wood96b8a052007-04-16 14:54:15 -0500393#endif
394
Timur Tabi89c77842008-02-08 13:15:55 -0600395#ifdef CONFIG_TSEC2
396#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500397#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600399#define TSEC2_PHY_ADDR 4
400#define TSEC2_FLAGS TSEC_GIGABIT
401#define TSEC2_PHYIDX 0
402#endif
403
Scott Wood96b8a052007-04-16 14:54:15 -0500404
405/* Options are: TSEC[0-1] */
406#define CONFIG_ETHPRIME "TSEC1"
407
408/*
409 * Configure on-board RTC
410 */
411#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Scott Wood96b8a052007-04-16 14:54:15 -0500413
414/*
415 * Environment
416 */
Scott Woode4c09502008-06-30 14:13:28 -0500417#if defined(CONFIG_NAND_U_BOOT)
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200418 #define CONFIG_ENV_IS_IN_NAND 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200419 #define CONFIG_ENV_OFFSET (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200421 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
422 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
423 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500424 #define CONFIG_ENV_OFFSET_REDUND \
425 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#elif !defined(CONFIG_SYS_RAMBOOT)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200427 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger261c07b2011-10-11 23:57:10 -0500428 #define CONFIG_ENV_ADDR \
429 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200430 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
431 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500432
433/* Address and size of Redundant Environment Sector */
434#else
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200435 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200437 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500438#endif
439
440#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Scott Wood96b8a052007-04-16 14:54:15 -0500442
Jon Loeliger8ea54992007-07-04 22:30:06 -0500443/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500444 * BOOTP options
445 */
446#define CONFIG_BOOTP_BOOTFILESIZE
447#define CONFIG_BOOTP_BOOTPATH
448#define CONFIG_BOOTP_GATEWAY
449#define CONFIG_BOOTP_HOSTNAME
450
451
452/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500453 * Command line configuration.
454 */
455#include <config_cmd_default.h>
456
457#define CONFIG_CMD_PING
458#define CONFIG_CMD_DHCP
459#define CONFIG_CMD_I2C
460#define CONFIG_CMD_MII
461#define CONFIG_CMD_DATE
462#define CONFIG_CMD_PCI
463
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200464#if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500465 #undef CONFIG_CMD_SAVEENV
Jon Loeliger8ea54992007-07-04 22:30:06 -0500466 #undef CONFIG_CMD_LOADS
467#endif
Scott Wood96b8a052007-04-16 14:54:15 -0500468
469#define CONFIG_CMDLINE_EDITING 1
Kim Phillipsa059e902010-04-15 17:36:05 -0500470#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Scott Wood96b8a052007-04-16 14:54:15 -0500471
472/*
473 * Miscellaneous configurable options
474 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200475#define CONFIG_SYS_LONGHELP /* undef to save memory */
476#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
477#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
478#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Scott Wood96b8a052007-04-16 14:54:15 -0500479
Joe Hershberger261c07b2011-10-11 23:57:10 -0500480 /* Print Buffer Size */
481#define CONFIG_SYS_PBSIZE \
482 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
483#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
484 /* Boot Argument Buffer Size */
485#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
486#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Scott Wood96b8a052007-04-16 14:54:15 -0500487
488/*
489 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700490 * have to be in the first 256 MB of memory, since this is
Scott Wood96b8a052007-04-16 14:54:15 -0500491 * the maximum mapped by the Linux kernel during initialization.
492 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500493 /* Initial Memory map for Linux*/
494#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Scott Wood96b8a052007-04-16 14:54:15 -0500495
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200496#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Scott Wood96b8a052007-04-16 14:54:15 -0500497
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200498#ifdef CONFIG_SYS_66MHZ
Scott Wood96b8a052007-04-16 14:54:15 -0500499
500/* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
501/* 0x62040000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200502#define CONFIG_SYS_HRCW_LOW (\
Scott Wood96b8a052007-04-16 14:54:15 -0500503 0x20000000 /* reserved, must be set */ |\
504 HRCWL_DDRCM |\
505 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
506 HRCWL_DDR_TO_SCB_CLK_2X1 |\
507 HRCWL_CSB_TO_CLKIN_2X1 |\
508 HRCWL_CORE_TO_CSB_2X1)
509
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200510#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Scott Woode4c09502008-06-30 14:13:28 -0500511
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200512#elif defined(CONFIG_SYS_33MHZ)
Scott Wood96b8a052007-04-16 14:54:15 -0500513
514/* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
515/* 0x65040000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200516#define CONFIG_SYS_HRCW_LOW (\
Scott Wood96b8a052007-04-16 14:54:15 -0500517 0x20000000 /* reserved, must be set */ |\
518 HRCWL_DDRCM |\
519 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
520 HRCWL_DDR_TO_SCB_CLK_2X1 |\
521 HRCWL_CSB_TO_CLKIN_5X1 |\
522 HRCWL_CORE_TO_CSB_2X1)
523
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200524#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
Scott Woode4c09502008-06-30 14:13:28 -0500525
Scott Wood96b8a052007-04-16 14:54:15 -0500526#endif
527
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200528#define CONFIG_SYS_HRCW_HIGH_BASE (\
Scott Wood96b8a052007-04-16 14:54:15 -0500529 HRCWH_PCI_HOST |\
530 HRCWH_PCI1_ARBITER_ENABLE |\
531 HRCWH_CORE_ENABLE |\
Scott Wood96b8a052007-04-16 14:54:15 -0500532 HRCWH_BOOTSEQ_DISABLE |\
533 HRCWH_SW_WATCHDOG_DISABLE |\
Scott Wood96b8a052007-04-16 14:54:15 -0500534 HRCWH_TSEC1M_IN_RGMII |\
535 HRCWH_TSEC2M_IN_RGMII |\
Scott Woode4c09502008-06-30 14:13:28 -0500536 HRCWH_BIG_ENDIAN)
537
538#ifdef CONFIG_NAND_SPL
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200539#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk4b070802008-08-14 14:41:06 +0200540 HRCWH_FROM_0XFFF00100 |\
541 HRCWH_ROM_LOC_NAND_SP_8BIT |\
542 HRCWH_RL_EXT_NAND)
Scott Woode4c09502008-06-30 14:13:28 -0500543#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200544#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk4b070802008-08-14 14:41:06 +0200545 HRCWH_FROM_0X00000100 |\
546 HRCWH_ROM_LOC_LOCAL_16BIT |\
547 HRCWH_RL_EXT_LEGACY)
Scott Woode4c09502008-06-30 14:13:28 -0500548#endif
Scott Wood96b8a052007-04-16 14:54:15 -0500549
550/* System IO Config */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200551#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500552#define CONFIG_SYS_SICRL SICRL_USBDR_10 /* Enable Internal USB Phy */
Scott Wood96b8a052007-04-16 14:54:15 -0500553
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200554#define CONFIG_SYS_HID0_INIT 0x000000000
555#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
Kim Phillips1a2e2032010-04-20 19:37:54 -0500556 HID0_ENABLE_INSTRUCTION_CACHE | \
557 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Scott Wood96b8a052007-04-16 14:54:15 -0500558
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200559#define CONFIG_SYS_HID2 HID2_HBE
Scott Wood96b8a052007-04-16 14:54:15 -0500560
Becky Bruce31d82672008-05-08 19:02:12 -0500561#define CONFIG_HIGH_BATS 1 /* High BATs supported */
562
Scott Wood96b8a052007-04-16 14:54:15 -0500563/* DDR @ 0x00000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500564#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500565#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
566 | BATU_BL_256M \
567 | BATU_VS \
568 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500569
570/* PCI @ 0x80000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500571#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500572#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
573 | BATU_BL_256M \
574 | BATU_VS \
575 | BATU_VP)
576#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500577 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500578 | BATL_CACHEINHIBIT \
579 | BATL_GUARDEDSTORAGE)
580#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
581 | BATU_BL_256M \
582 | BATU_VS \
583 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500584
585/* PCI2 not supported on 8313 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200586#define CONFIG_SYS_IBAT3L (0)
587#define CONFIG_SYS_IBAT3U (0)
588#define CONFIG_SYS_IBAT4L (0)
589#define CONFIG_SYS_IBAT4U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500590
591/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500592#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500593 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500594 | BATL_CACHEINHIBIT \
595 | BATL_GUARDEDSTORAGE)
596#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
597 | BATU_BL_256M \
598 | BATU_VS \
599 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500600
601/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500602#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200603#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500604
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200605#define CONFIG_SYS_IBAT7L (0)
606#define CONFIG_SYS_IBAT7U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500607
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200608#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
609#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
610#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
611#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
612#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
613#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
614#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
615#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
616#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
617#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
618#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
619#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
620#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
621#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
622#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
623#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Scott Wood96b8a052007-04-16 14:54:15 -0500624
625/*
Scott Wood96b8a052007-04-16 14:54:15 -0500626 * Environment Configuration
627 */
628#define CONFIG_ENV_OVERWRITE
629
Joe Hershberger261c07b2011-10-11 23:57:10 -0500630#define CONFIG_NETDEV "eth1"
Scott Wood96b8a052007-04-16 14:54:15 -0500631
632#define CONFIG_HOSTNAME mpc8313erdb
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000633#define CONFIG_ROOTPATH "/nfs/root/path"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000634#define CONFIG_BOOTFILE "uImage"
Joe Hershberger261c07b2011-10-11 23:57:10 -0500635 /* U-Boot image on TFTP server */
636#define CONFIG_UBOOTPATH "u-boot.bin"
637#define CONFIG_FDTFILE "mpc8313erdb.dtb"
Scott Wood96b8a052007-04-16 14:54:15 -0500638
Joe Hershberger261c07b2011-10-11 23:57:10 -0500639 /* default location for tftp and bootm */
640#define CONFIG_LOADADDR 800000
Kim Phillips7fd0bea2008-09-24 08:46:25 -0500641#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Scott Wood96b8a052007-04-16 14:54:15 -0500642#define CONFIG_BAUDRATE 115200
643
644#define XMK_STR(x) #x
645#define MK_STR(x) XMK_STR(x)
646
647#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500648 "netdev=" CONFIG_NETDEV "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500649 "ethprime=TSEC1\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500650 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200651 "tftpflash=tftpboot $loadaddr $uboot; " \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500652 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
653 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
654 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "\
655 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
656 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\
Kim Phillips79f516b2009-08-21 16:34:38 -0500657 "fdtaddr=780000\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500658 "fdtfile=" CONFIG_FDTFILE "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500659 "console=ttyS0\0" \
660 "setbootargs=setenv bootargs " \
661 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200662 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500663 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
664 "$netdev:off " \
Scott Wood96b8a052007-04-16 14:54:15 -0500665 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
666
667#define CONFIG_NFSBOOTCOMMAND \
668 "setenv rootdev /dev/nfs;" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200669 "run setbootargs;" \
670 "run setipargs;" \
Scott Wood96b8a052007-04-16 14:54:15 -0500671 "tftp $loadaddr $bootfile;" \
672 "tftp $fdtaddr $fdtfile;" \
673 "bootm $loadaddr - $fdtaddr"
674
675#define CONFIG_RAMBOOTCOMMAND \
676 "setenv rootdev /dev/ram;" \
677 "run setbootargs;" \
678 "tftp $ramdiskaddr $ramdiskfile;" \
679 "tftp $loadaddr $bootfile;" \
680 "tftp $fdtaddr $fdtfile;" \
681 "bootm $loadaddr $ramdiskaddr $fdtaddr"
682
683#undef MK_STR
684#undef XMK_STR
685
686#endif /* __CONFIG_H */