blob: 15561a15331d5c341125107bef2dc9d2bf1c5a04 [file] [log] [blame]
Poonam Aggrwal18bacc22009-07-31 12:07:45 +05301/*
Prabhakar Kushwaha19a8dbd2012-04-24 20:16:49 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Poonam Aggrwal18bacc22009-07-31 12:07:45 +05303 *
Stefan Roesea47a12b2010-04-15 16:07:28 +02004 * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
5 * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
Peter Tyser8d1f2682010-04-12 22:28:09 -05006 * cpu specific common code for 85xx/86xx processors.
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Poonam Aggrwal18bacc22009-07-31 12:07:45 +05308 */
9
10#include <config.h>
11#include <common.h>
12#include <command.h>
13#include <tsec.h>
Kumar Galac916d7c2011-04-13 08:37:44 -050014#include <fm_eth.h>
Poonam Aggrwal18bacc22009-07-31 12:07:45 +053015#include <netdev.h>
16#include <asm/cache.h>
17#include <asm/io.h>
18
19DECLARE_GLOBAL_DATA_PTR;
20
Kim Phillips2ed2e912012-10-29 13:34:37 +000021static struct cpu_type cpu_type_list[] = {
Poonam Aggrwal18bacc22009-07-31 12:07:45 +053022#if defined(CONFIG_MPC85xx)
Poonam Aggrwal0e870982009-07-31 12:08:14 +053023 CPU_TYPE_ENTRY(8533, 8533, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053024 CPU_TYPE_ENTRY(8535, 8535, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053025 CPU_TYPE_ENTRY(8536, 8536, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053026 CPU_TYPE_ENTRY(8540, 8540, 1),
27 CPU_TYPE_ENTRY(8541, 8541, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053028 CPU_TYPE_ENTRY(8543, 8543, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053029 CPU_TYPE_ENTRY(8544, 8544, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053030 CPU_TYPE_ENTRY(8545, 8545, 1),
York Sun48f6a5c2012-07-06 17:10:33 -050031 CPU_TYPE_ENTRY(8547, 8547, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053032 CPU_TYPE_ENTRY(8548, 8548, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053033 CPU_TYPE_ENTRY(8555, 8555, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053034 CPU_TYPE_ENTRY(8560, 8560, 1),
35 CPU_TYPE_ENTRY(8567, 8567, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053036 CPU_TYPE_ENTRY(8568, 8568, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053037 CPU_TYPE_ENTRY(8569, 8569, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053038 CPU_TYPE_ENTRY(8572, 8572, 2),
Poonam Aggrwalb8cdd012011-01-13 21:39:27 +053039 CPU_TYPE_ENTRY(P1010, P1010, 1),
Poonam Aggrwala713ba92009-08-20 18:57:45 +053040 CPU_TYPE_ENTRY(P1011, P1011, 1),
Kumar Gala21608272010-03-30 23:06:53 -050041 CPU_TYPE_ENTRY(P1012, P1012, 1),
Kumar Gala21608272010-03-30 23:06:53 -050042 CPU_TYPE_ENTRY(P1013, P1013, 1),
Poonam Aggrwalb5debec2011-01-13 21:40:05 +053043 CPU_TYPE_ENTRY(P1014, P1014, 1),
Roy Zang67a719d2011-02-03 22:14:19 -060044 CPU_TYPE_ENTRY(P1017, P1017, 1),
Poonam Aggrwal87c76612009-07-31 12:08:27 +053045 CPU_TYPE_ENTRY(P1020, P1020, 2),
Kumar Gala21608272010-03-30 23:06:53 -050046 CPU_TYPE_ENTRY(P1021, P1021, 2),
Kumar Gala21608272010-03-30 23:06:53 -050047 CPU_TYPE_ENTRY(P1022, P1022, 2),
Roy Zang67a719d2011-02-03 22:14:19 -060048 CPU_TYPE_ENTRY(P1023, P1023, 2),
Kumar Gala093cffb2011-02-05 13:45:07 -060049 CPU_TYPE_ENTRY(P1024, P1024, 2),
Kumar Gala093cffb2011-02-05 13:45:07 -060050 CPU_TYPE_ENTRY(P1025, P1025, 2),
Poonam Aggrwala713ba92009-08-20 18:57:45 +053051 CPU_TYPE_ENTRY(P2010, P2010, 1),
Poonam Aggrwala713ba92009-08-20 18:57:45 +053052 CPU_TYPE_ENTRY(P2020, P2020, 2),
Kumar Galaf193e3d2010-06-01 10:29:11 -050053 CPU_TYPE_ENTRY(P2040, P2040, 4),
Kumar Gala1f979872011-05-13 01:16:07 -050054 CPU_TYPE_ENTRY(P2041, P2041, 4),
Kumar Galac26de2d2010-01-27 10:26:46 -060055 CPU_TYPE_ENTRY(P3041, P3041, 4),
Kumar Gala7e4259b2009-03-19 02:39:17 -050056 CPU_TYPE_ENTRY(P4040, P4040, 4),
Kumar Gala7e4259b2009-03-19 02:39:17 -050057 CPU_TYPE_ENTRY(P4080, P4080, 8),
Kumar Gala19dbcc92009-10-21 13:32:58 -050058 CPU_TYPE_ENTRY(P5010, P5010, 1),
Kumar Gala19dbcc92009-10-21 13:32:58 -050059 CPU_TYPE_ENTRY(P5020, P5020, 2),
Timur Tabi49054432012-10-05 11:09:19 +000060 CPU_TYPE_ENTRY(P5021, P5021, 2),
61 CPU_TYPE_ENTRY(P5040, P5040, 4),
York Sun9e758752012-10-08 07:44:19 +000062 CPU_TYPE_ENTRY(T4240, T4240, 0),
63 CPU_TYPE_ENTRY(T4120, T4120, 0),
York Sunb6240842013-03-25 07:33:29 +000064 CPU_TYPE_ENTRY(T4160, T4160, 0),
Shengzhou Liu5122dfa2014-04-25 16:31:22 +080065 CPU_TYPE_ENTRY(T4080, T4080, 4),
York Sund2404142012-10-08 07:44:20 +000066 CPU_TYPE_ENTRY(B4860, B4860, 0),
67 CPU_TYPE_ENTRY(G4860, G4860, 0),
68 CPU_TYPE_ENTRY(G4060, G4060, 0),
69 CPU_TYPE_ENTRY(B4440, B4440, 0),
Shaveta Leekha9c3fdd82014-05-07 14:43:23 +053070 CPU_TYPE_ENTRY(B4460, B4460, 0),
York Sund2404142012-10-08 07:44:20 +000071 CPU_TYPE_ENTRY(G4440, G4440, 0),
72 CPU_TYPE_ENTRY(B4420, B4420, 0),
73 CPU_TYPE_ENTRY(B4220, B4220, 0),
York Sun5f208d12013-03-25 07:40:06 +000074 CPU_TYPE_ENTRY(T1040, T1040, 0),
75 CPU_TYPE_ENTRY(T1041, T1041, 0),
76 CPU_TYPE_ENTRY(T1042, T1042, 0),
77 CPU_TYPE_ENTRY(T1020, T1020, 0),
78 CPU_TYPE_ENTRY(T1021, T1021, 0),
79 CPU_TYPE_ENTRY(T1022, T1022, 0),
Shengzhou Liu629d6b32013-11-22 17:39:10 +080080 CPU_TYPE_ENTRY(T2080, T2080, 0),
81 CPU_TYPE_ENTRY(T2081, T2081, 0),
Prabhakar Kushwaha19a8dbd2012-04-24 20:16:49 +000082 CPU_TYPE_ENTRY(BSC9130, 9130, 1),
Prabhakar Kushwaha19a8dbd2012-04-24 20:16:49 +000083 CPU_TYPE_ENTRY(BSC9131, 9131, 1),
Prabhakar Kushwaha35fe9482013-01-23 17:59:57 +000084 CPU_TYPE_ENTRY(BSC9132, 9132, 2),
85 CPU_TYPE_ENTRY(BSC9232, 9232, 2),
Mingkai Hu3b75e982013-07-04 17:30:36 +080086 CPU_TYPE_ENTRY(C291, C291, 1),
87 CPU_TYPE_ENTRY(C292, C292, 1),
88 CPU_TYPE_ENTRY(C293, C293, 1),
Poonam Aggrwal18bacc22009-07-31 12:07:45 +053089#elif defined(CONFIG_MPC86xx)
Poonam Aggrwal0e870982009-07-31 12:08:14 +053090 CPU_TYPE_ENTRY(8610, 8610, 1),
91 CPU_TYPE_ENTRY(8641, 8641, 2),
92 CPU_TYPE_ENTRY(8641D, 8641D, 2),
Poonam Aggrwal18bacc22009-07-31 12:07:45 +053093#endif
94};
95
York Sun123bd962012-08-17 08:20:22 +000096#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
York Sunf6981432013-03-25 07:40:07 +000097static inline u32 init_type(u32 cluster, int init_id)
98{
99 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
100 u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
101 u32 type = in_be32(&gur->tp_ityp[idx]);
102
103 if (type & TP_ITYP_AV)
104 return type;
105
106 return 0;
107}
108
York Sun123bd962012-08-17 08:20:22 +0000109u32 compute_ppc_cpumask(void)
110{
York Sunf6981432013-03-25 07:40:07 +0000111 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
York Sun123bd962012-08-17 08:20:22 +0000112 int i = 0, count = 0;
York Sunf6981432013-03-25 07:40:07 +0000113 u32 cluster, type, mask = 0;
York Sun123bd962012-08-17 08:20:22 +0000114
115 do {
116 int j;
York Sunf6981432013-03-25 07:40:07 +0000117 cluster = in_be32(&gur->tp_cluster[i].lower);
118 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
119 type = init_type(cluster, j);
120 if (type) {
York Sun123bd962012-08-17 08:20:22 +0000121 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
122 mask |= 1 << count;
York Sunf6981432013-03-25 07:40:07 +0000123 count++;
York Sun123bd962012-08-17 08:20:22 +0000124 }
York Sun123bd962012-08-17 08:20:22 +0000125 }
York Sunf6981432013-03-25 07:40:07 +0000126 i++;
York Sun123bd962012-08-17 08:20:22 +0000127 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
128
129 return mask;
130}
York Sunf6981432013-03-25 07:40:07 +0000131
132int fsl_qoriq_core_to_cluster(unsigned int core)
133{
134 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
135 int i = 0, count = 0;
136 u32 cluster;
137
138 do {
139 int j;
140 cluster = in_be32(&gur->tp_cluster[i].lower);
141 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
142 if (init_type(cluster, j)) {
143 if (count == core)
144 return i;
145 count++;
146 }
147 }
148 i++;
149 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
150
151 return -1; /* cannot identify the cluster */
152}
153
York Sun123bd962012-08-17 08:20:22 +0000154#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
155/*
156 * Before chassis genenration 2, the cpumask should be hard-coded.
157 * In case of cpu type unknown or cpumask unset, use 1 as fail save.
158 */
159#define compute_ppc_cpumask() 1
York Sunf6981432013-03-25 07:40:07 +0000160#define fsl_qoriq_core_to_cluster(x) x
York Sun123bd962012-08-17 08:20:22 +0000161#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
162
Kim Phillips2ed2e912012-10-29 13:34:37 +0000163static struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
Poonam Aggrwal58442dc2009-09-02 13:35:21 +0530164
Poonam Aggrwal18bacc22009-07-31 12:07:45 +0530165struct cpu_type *identify_cpu(u32 ver)
166{
167 int i;
168 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
169 if (cpu_type_list[i].soc_ver == ver)
170 return &cpu_type_list[i];
171 }
Poonam Aggrwal58442dc2009-09-02 13:35:21 +0530172 return &cpu_type_unknown;
Poonam Aggrwal18bacc22009-07-31 12:07:45 +0530173}
174
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500175#define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
176#define MPC8xxx_PICFRR_NCPU_SHIFT 8
177
178/*
179 * Return a 32-bit mask indicating which cores are present on this SOC.
180 */
Alexander Grafb5395342014-04-30 19:21:10 +0200181__weak u32 cpu_mask(void)
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500182{
183 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
Simon Glass67ac13b2012-12-13 20:48:48 +0000184 struct cpu_type *cpu = gd->arch.cpu;
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500185
186 /* better to query feature reporting register than just assume 1 */
187 if (cpu == &cpu_type_unknown)
188 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
189 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
190
York Sun123bd962012-08-17 08:20:22 +0000191 if (cpu->num_cores == 0)
192 return compute_ppc_cpumask();
193
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500194 return cpu->mask;
195}
196
197/*
198 * Return the number of cores on this SOC.
199 */
Alexander Grafb5395342014-04-30 19:21:10 +0200200__weak int cpu_numcores(void)
Kim Phillips2ed2e912012-10-29 13:34:37 +0000201{
Simon Glass67ac13b2012-12-13 20:48:48 +0000202 struct cpu_type *cpu = gd->arch.cpu;
Kim Phillipsa37c36f2010-07-14 19:47:29 -0500203
York Sun123bd962012-08-17 08:20:22 +0000204 /*
205 * Report # of cores in terms of the cpu_mask if we haven't
206 * figured out how many there are yet
207 */
208 if (cpu->num_cores == 0)
209 return hweight32(cpu_mask());
Kim Phillipsa37c36f2010-07-14 19:47:29 -0500210
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530211 return cpu->num_cores;
212}
213
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500214/*
215 * Check if the given core ID is valid
216 *
217 * Returns zero if it isn't, 1 if it is.
218 */
219int is_core_valid(unsigned int core)
220{
York Sun123bd962012-08-17 08:20:22 +0000221 return !!((1 << core) & cpu_mask());
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500222}
223
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530224int probecpu (void)
225{
226 uint svr;
227 uint ver;
228
229 svr = get_svr();
230 ver = SVR_SOC_VER(svr);
231
Simon Glass67ac13b2012-12-13 20:48:48 +0000232 gd->arch.cpu = identify_cpu(ver);
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530233
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530234 return 0;
235}
236
York Sun123bd962012-08-17 08:20:22 +0000237/* Once in memory, compute mask & # cores once and save them off */
238int fixup_cpu(void)
239{
Simon Glass67ac13b2012-12-13 20:48:48 +0000240 struct cpu_type *cpu = gd->arch.cpu;
York Sun123bd962012-08-17 08:20:22 +0000241
242 if (cpu->num_cores == 0) {
243 cpu->mask = cpu_mask();
244 cpu->num_cores = cpu_numcores();
245 }
246
247 return 0;
248}
249
Poonam Aggrwal18bacc22009-07-31 12:07:45 +0530250/*
251 * Initializes on-chip ethernet controllers.
252 * to override, implement board_eth_init()
253 */
254int cpu_eth_init(bd_t *bis)
255{
256#if defined(CONFIG_ETHER_ON_FCC)
257 fec_initialize(bis);
258#endif
259
260#if defined(CONFIG_UEC_ETH)
261 uec_standard_init(bis);
262#endif
263
264#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
265 tsec_standard_init(bis);
266#endif
267
Kumar Galac916d7c2011-04-13 08:37:44 -0500268#ifdef CONFIG_FMAN_ENET
269 fm_standard_init(bis);
270#endif
Poonam Aggrwal18bacc22009-07-31 12:07:45 +0530271 return 0;
272}