blob: ac219d1e12dcb1db549dc63c75e3c6aaa66f9d18 [file] [log] [blame]
Jon Loeliger9553df82007-10-16 15:26:51 -05001/*
Timur Tabiba8e76b2011-04-11 14:18:22 -05002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Jon Loeliger9553df82007-10-16 15:26:51 -05003 *
Tom Rini5b8031c2016-01-14 22:05:13 -05004 * SPDX-License-Identifier: GPL-2.0
Jon Loeliger9553df82007-10-16 15:26:51 -05005 */
6
7/*
8 * MPC8610HPCD board configuration file
Jon Loeliger9553df82007-10-16 15:26:51 -05009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
York Sun9ae14ca2015-08-18 12:35:52 -070014#define CONFIG_DISPLAY_BOARDINFO
15
Jon Loeliger9553df82007-10-16 15:26:51 -050016/* High Level Configuration Options */
Jon Loeliger9553df82007-10-16 15:26:51 -050017#define CONFIG_MPC8610 1 /* MPC8610 specific */
18#define CONFIG_MPC8610HPCD 1 /* MPC8610HPCD board specific */
Jon Loeliger9553df82007-10-16 15:26:51 -050019#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
20
Wolfgang Denk2ae18242010-10-06 09:05:45 +020021#define CONFIG_SYS_TEXT_BASE 0xfff00000
22
York Sun070ba562007-10-31 14:59:04 -050023
24/* video */
Timur Tabiba8e76b2011-04-11 14:18:22 -050025#define CONFIG_FSL_DIU_FB
26
Timur Tabi7d3053f2011-02-15 17:09:19 -060027#ifdef CONFIG_FSL_DIU_FB
28#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
29#define CONFIG_VIDEO
Timur Tabie69e5202010-08-31 19:56:43 -050030#define CONFIG_CMD_BMP
York Sun070ba562007-10-31 14:59:04 -050031#define CONFIG_CFB_CONSOLE
Timur Tabi7d3053f2011-02-15 17:09:19 -060032#define CONFIG_VIDEO_SW_CURSOR
York Sun070ba562007-10-31 14:59:04 -050033#define CONFIG_VGA_AS_SINGLE_DEVICE
Timur Tabie69e5202010-08-31 19:56:43 -050034#define CONFIG_VIDEO_LOGO
35#define CONFIG_VIDEO_BMP_LOGO
York Sun070ba562007-10-31 14:59:04 -050036#endif
37
Jon Loeliger9553df82007-10-16 15:26:51 -050038#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_DIAG_ADDR 0xff800000
Jon Loeliger9553df82007-10-16 15:26:51 -050040#endif
41
Becky Bruce1266df82008-11-03 15:44:01 -060042/*
43 * virtual address to be used for temporary mappings. There
44 * should be 128k free at this VA.
45 */
46#define CONFIG_SYS_SCRATCH_VA 0xc0000000
47
Jon Loeliger9553df82007-10-16 15:26:51 -050048#define CONFIG_PCI 1 /* Enable PCI/PCIE*/
49#define CONFIG_PCI1 1 /* PCI controler 1 */
50#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
51#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
52#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000053#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ba93f62008-10-21 18:06:15 -050054#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruce031976f2008-01-23 16:31:02 -060055#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Jon Loeliger9553df82007-10-16 15:26:51 -050056
57#define CONFIG_ENV_OVERWRITE
Jon Loeliger9553df82007-10-16 15:26:51 -050058#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
59
Peter Tyser4bbfd3e2010-10-07 22:32:48 -050060#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce31d82672008-05-08 19:02:12 -050061#define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
Jon Loeliger9553df82007-10-16 15:26:51 -050062#define CONFIG_ALTIVEC 1
63
64/*
65 * L2CR setup -- make sure this is right for your board!
66 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_L2
Jon Loeliger9553df82007-10-16 15:26:51 -050068#define L2_INIT 0
York Suna8778802007-10-29 13:58:39 -050069#define L2_ENABLE (L2CR_L2E |0x00100000 )
Jon Loeliger9553df82007-10-16 15:26:51 -050070
71#ifndef CONFIG_SYS_CLK_FREQ
72#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
73#endif
74
75#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
York Suna8778802007-10-29 13:58:39 -050076#define CONFIG_MISC_INIT_R 1
Jon Loeliger9553df82007-10-16 15:26:51 -050077
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
79#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger9553df82007-10-16 15:26:51 -050080
81/*
82 * Base addresses -- Note these are effective addresses where the
83 * actual resources get mapped (not physical addresses)
84 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
86#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
87#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger9553df82007-10-16 15:26:51 -050088
Jon Loeligerf6987382008-11-20 14:02:56 -060089#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
90#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Kumar Galaad19e7a2009-08-05 07:59:35 -050091#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Jon Loeligerf6987382008-11-20 14:02:56 -060092
Jon Loeliger39aa1a72008-08-26 15:01:36 -050093/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070094#define CONFIG_SYS_FSL_DDR2
Jon Loeliger39aa1a72008-08-26 15:01:36 -050095#undef CONFIG_FSL_DDR_INTERACTIVE
96#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
97#define CONFIG_DDR_SPD
98
99#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
100#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
103#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruce1266df82008-11-03 15:44:01 -0600104#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500105#define CONFIG_VERY_BIG_RAM
106
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500107#define CONFIG_NUM_DDR_CONTROLLERS 1
108#define CONFIG_DIMM_SLOTS_PER_CTLR 1
109#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger9553df82007-10-16 15:26:51 -0500110
Kumar Galac39f44d2011-01-31 22:18:47 -0600111#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500112
113/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jon Loeliger9553df82007-10-16 15:26:51 -0500115
116#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
118#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
119#define CONFIG_SYS_DDR_TIMING_3 0x00000000
120#define CONFIG_SYS_DDR_TIMING_0 0x00260802
121#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
122#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
123#define CONFIG_SYS_DDR_MODE_1 0x00480432
124#define CONFIG_SYS_DDR_MODE_2 0x00000000
125#define CONFIG_SYS_DDR_INTERVAL 0x06180100
126#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
127#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
128#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
129#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
130#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
131#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Jon Loeliger9553df82007-10-16 15:26:51 -0500132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
134#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
135#define CONFIG_SYS_DDR_SBE 0x000f0000
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500136
Jon Loeliger9553df82007-10-16 15:26:51 -0500137#endif
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500138
Jon Loeliger9553df82007-10-16 15:26:51 -0500139
Jon Loeligerad8f8682008-01-15 13:42:41 -0600140#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200142#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
144#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500145
146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
148#define CONFIG_SYS_FLASH_BASE2 0xf8000000
Jon Loeliger9553df82007-10-16 15:26:51 -0500149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
Jon Loeliger9553df82007-10-16 15:26:51 -0500151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
153#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500154
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
156#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
Jon Loeliger9553df82007-10-16 15:26:51 -0500157#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_BR2_PRELIM 0xf0000000
159#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
Jon Loeliger9553df82007-10-16 15:26:51 -0500160#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
162#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500163
164
Jason Jin761421c2007-10-29 19:26:21 +0800165#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger9553df82007-10-16 15:26:51 -0500166#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
167#define PIXIS_ID 0x0 /* Board ID at offset 0 */
168#define PIXIS_VER 0x1 /* Board version at offset 1 */
169#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
170#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
171#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
172#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
York Suna8778802007-10-29 13:58:39 -0500173#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500174#define PIXIS_VCTL 0x10 /* VELA Control Register */
175#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
176#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
177#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
178#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
179#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
180#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
181#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Timur Tabi2feb4af2010-03-31 17:44:13 -0500182#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
Jon Loeliger9553df82007-10-16 15:26:51 -0500183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
185#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jon Loeliger9553df82007-10-16 15:26:51 -0500186
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#undef CONFIG_SYS_FLASH_CHECKSUM
188#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
189#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200190#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Brucebf9a8c32008-11-05 14:55:35 -0600191#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger9553df82007-10-16 15:26:51 -0500192
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200193#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_FLASH_CFI
195#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger9553df82007-10-16 15:26:51 -0500196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
198#define CONFIG_SYS_RAMBOOT
Jon Loeliger9553df82007-10-16 15:26:51 -0500199#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#undef CONFIG_SYS_RAMBOOT
Jon Loeliger9553df82007-10-16 15:26:51 -0500201#endif
202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger9553df82007-10-16 15:26:51 -0500204#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger9553df82007-10-16 15:26:51 -0500206#endif
207
208#undef CONFIG_CLOCKS_IN_MHZ
209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_INIT_RAM_LOCK 1
211#ifndef CONFIG_SYS_INIT_RAM_LOCK
212#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500213#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500215#endif
Wolfgang Denk553f0982010-10-26 13:32:32 +0200216#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger9553df82007-10-16 15:26:51 -0500217
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200218#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger9553df82007-10-16 15:26:51 -0500220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
222#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
Jon Loeliger9553df82007-10-16 15:26:51 -0500223
224/* Serial Port */
225#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_NS16550_SERIAL
227#define CONFIG_SYS_NS16550_REG_SIZE 1
228#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger9553df82007-10-16 15:26:51 -0500229
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger9553df82007-10-16 15:26:51 -0500231 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
232
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
234#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger9553df82007-10-16 15:26:51 -0500235
236/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_HUSH_PARSER
Jon Loeliger9553df82007-10-16 15:26:51 -0500238
Jon Loeliger9553df82007-10-16 15:26:51 -0500239/* maximum size of the flat tree (8K) */
240#define OF_FLAT_TREE_MAX_SIZE 8192
241
Jon Loeliger9553df82007-10-16 15:26:51 -0500242/*
243 * I2C
244 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200245#define CONFIG_SYS_I2C
246#define CONFIG_SYS_I2C_FSL
247#define CONFIG_SYS_FSL_I2C_SPEED 400000
248#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
249#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
250#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger9553df82007-10-16 15:26:51 -0500251
252/*
253 * General PCI
254 * Addresses are mapped 1-1.
255 */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600256#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
257#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
258#define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600260#define CONFIG_SYS_PCI1_IO_BUS 0x0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600262#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500264
Jon Loeliger9553df82007-10-16 15:26:51 -0500265/* controller 1, Base address 0xa000 */
Kumar Galab8526212010-12-17 10:42:33 -0600266#define CONFIG_SYS_PCIE1_NAME "ULI"
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600267#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
268#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600270#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
272#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500273
274/* controller 2, Base Address 0x9000 */
Kumar Galab8526212010-12-17 10:42:33 -0600275#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600276#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
277#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600279#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
281#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500282
283
284#if defined(CONFIG_PCI)
285
286#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
287
Jon Loeliger9553df82007-10-16 15:26:51 -0500288#define CONFIG_PCI_PNP /* do pci plug-and-play */
Becky Bruce4f93f8b2008-01-23 16:31:06 -0600289#define CONFIG_CMD_REGINFO
Jon Loeliger9553df82007-10-16 15:26:51 -0500290
Roy Zang7c2221e2008-01-15 16:38:38 +0800291#define CONFIG_ULI526X
292#ifdef CONFIG_ULI526X
Roy Zang1d8a49e2007-09-13 18:52:28 +0800293#endif
Jon Loeliger9553df82007-10-16 15:26:51 -0500294
Jon Loeliger9553df82007-10-16 15:26:51 -0500295/************************************************************
296 * USB support
297 ************************************************************/
York Sun070ba562007-10-31 14:59:04 -0500298#define CONFIG_PCI_OHCI 1
299#define CONFIG_USB_OHCI_NEW 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500300#define CONFIG_USB_KEYBOARD 1
Jean-Christophe PLAGNIOL-VILLARD52cb4d42009-05-16 12:14:54 +0200301#define CONFIG_SYS_STDIO_DEREGISTER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_USB_EVENT_POLL 1
303#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
304#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
305#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500306
307#if !defined(CONFIG_PCI_PNP)
308#define PCI_ENET0_IOADDR 0xe0000000
309#define PCI_ENET0_MEMADDR 0xe0000000
310#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
311#endif
312
313#define CONFIG_DOS_PARTITION
314#define CONFIG_SCSI_AHCI
315
316#ifdef CONFIG_SCSI_AHCI
Rob Herring344ca0b2013-08-24 10:10:54 -0500317#define CONFIG_LIBATA
Jon Loeliger9553df82007-10-16 15:26:51 -0500318#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
320#define CONFIG_SYS_SCSI_MAX_LUN 1
321#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
322#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jon Loeliger9553df82007-10-16 15:26:51 -0500323#endif
324
325#endif /* CONFIG_PCI */
326
327/*
328 * BAT0 2G Cacheable, non-guarded
329 * 0x0000_0000 2G DDR
330 */
Timur Tabi9ff32d82010-03-29 12:51:07 -0500331#define CONFIG_SYS_DBAT0L (BATL_PP_RW)
332#define CONFIG_SYS_IBAT0L (BATL_PP_RW)
Jon Loeliger9553df82007-10-16 15:26:51 -0500333
334/*
335 * BAT1 1G Cache-inhibited, guarded
336 * 0x8000_0000 256M PCI-1 Memory
337 * 0xa000_0000 256M PCI-Express 1 Memory
338 * 0x9000_0000 256M PCI-Express 2 Memory
339 */
340
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500342 | BATL_GUARDEDSTORAGE)
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600343#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
345#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Jon Loeliger9553df82007-10-16 15:26:51 -0500346
347/*
Jason Jinf3bceaa2007-10-26 18:31:59 +0800348 * BAT2 16M Cache-inhibited, guarded
Jon Loeliger9553df82007-10-16 15:26:51 -0500349 * 0xe100_0000 1M PCI-1 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500350 */
351
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500353 | BATL_GUARDEDSTORAGE)
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600354#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
356#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Jon Loeliger9553df82007-10-16 15:26:51 -0500357
358/*
Becky Bruce104992f2008-11-02 18:19:32 -0600359 * BAT3 4M Cache-inhibited, guarded
360 * 0xe000_0000 4M CCSR
361 */
362
363#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
364 | BATL_GUARDEDSTORAGE)
365#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
366#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
367#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
368
Jon Loeligerf6987382008-11-20 14:02:56 -0600369#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
370#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
371 | BATL_PP_RW | BATL_CACHEINHIBIT \
372 | BATL_GUARDEDSTORAGE)
373#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
374 | BATU_BL_1M | BATU_VS | BATU_VP)
375#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
376 | BATL_PP_RW | BATL_CACHEINHIBIT)
377#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
378#endif
379
Becky Bruce104992f2008-11-02 18:19:32 -0600380/*
381 * BAT4 32M Cache-inhibited, guarded
Jason Jinf3bceaa2007-10-26 18:31:59 +0800382 * 0xe200_0000 1M PCI-Express 2 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500383 * 0xe300_0000 1M PCI-Express 1 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500384 */
385
Becky Bruce104992f2008-11-02 18:19:32 -0600386#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500387 | BATL_GUARDEDSTORAGE)
Becky Bruce104992f2008-11-02 18:19:32 -0600388#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
389#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger9553df82007-10-16 15:26:51 -0500391
Becky Bruce104992f2008-11-02 18:19:32 -0600392
Jon Loeliger9553df82007-10-16 15:26:51 -0500393/*
394 * BAT5 128K Cacheable, non-guarded
395 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
396 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
398#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
399#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
400#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger9553df82007-10-16 15:26:51 -0500401
402/*
403 * BAT6 256M Cache-inhibited, guarded
404 * 0xf000_0000 256M FLASH
405 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500407 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
409#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
410#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger9553df82007-10-16 15:26:51 -0500411
Becky Brucebf9a8c32008-11-05 14:55:35 -0600412/* Map the last 1M of flash where we're running from reset */
413#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
414 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200415#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Brucebf9a8c32008-11-05 14:55:35 -0600416#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
417 | BATL_MEMCOHERENCE)
418#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
419
Jon Loeliger9553df82007-10-16 15:26:51 -0500420/*
421 * BAT7 4M Cache-inhibited, guarded
422 * 0xe800_0000 4M PIXIS
423 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200424#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500425 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
427#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
428#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
Jon Loeliger9553df82007-10-16 15:26:51 -0500429
430
431/*
432 * Environment
433 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200434#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200435#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200437#define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
438#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger9553df82007-10-16 15:26:51 -0500439#else
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200440#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200442#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger9553df82007-10-16 15:26:51 -0500443#endif
444
445#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger9553df82007-10-16 15:26:51 -0500447
448
449/*
450 * BOOTP options
451 */
452#define CONFIG_BOOTP_BOOTFILESIZE
453#define CONFIG_BOOTP_BOOTPATH
454#define CONFIG_BOOTP_GATEWAY
455#define CONFIG_BOOTP_HOSTNAME
456
457
458/*
459 * Command line configuration.
460 */
Jon Loeliger9553df82007-10-16 15:26:51 -0500461#define CONFIG_CMD_PING
462#define CONFIG_CMD_I2C
463#define CONFIG_CMD_MII
464
Jon Loeliger9553df82007-10-16 15:26:51 -0500465#if defined(CONFIG_PCI)
466#define CONFIG_CMD_PCI
467#define CONFIG_CMD_SCSI
468#define CONFIG_CMD_EXT2
York Sun070ba562007-10-31 14:59:04 -0500469#define CONFIG_CMD_USB
Jon Loeliger9553df82007-10-16 15:26:51 -0500470#endif
471
472
Jason Jin3473ab72008-05-13 11:50:36 +0800473#define CONFIG_WATCHDOG /* watchdog enabled */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200474#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
Jon Loeliger9553df82007-10-16 15:26:51 -0500475
476/*
477 * Miscellaneous configurable options
478 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200479#define CONFIG_SYS_LONGHELP /* undef to save memory */
Timur Tabi6bee7642008-01-16 15:48:12 -0600480#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200481#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500482
483#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200484#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500485#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200486#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500487#endif
488
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200489#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
490#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
491#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500492
493/*
494 * For booting Linux, the board info and command line data
495 * have to be in the first 8 MB of memory, since this is
496 * the maximum mapped by the Linux kernel during initialization.
497 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200498#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500499
Jon Loeliger9553df82007-10-16 15:26:51 -0500500#if defined(CONFIG_CMD_KGDB)
501#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger9553df82007-10-16 15:26:51 -0500502#endif
503
504/*
505 * Environment Configuration
506 */
507#define CONFIG_IPADDR 192.168.1.100
508
509#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000510#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000511#define CONFIG_BOOTFILE "uImage"
Jon Loeliger9553df82007-10-16 15:26:51 -0500512#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
513
514#define CONFIG_SERVERIP 192.168.1.1
515#define CONFIG_GATEWAYIP 192.168.1.1
516#define CONFIG_NETMASK 255.255.255.0
517
518/* default location for tftp and bootm */
519#define CONFIG_LOADADDR 1000000
520
521#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
522#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
523
524#define CONFIG_BAUDRATE 115200
525
526#if defined(CONFIG_PCI1)
527#define PCI_ENV \
528 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
529 "echo e;md ${a}e00 9\0" \
530 "pci1regs=setenv a e0008; run pcireg\0" \
531 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
532 "pci d.w $b.0 56 1\0" \
533 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
534 "pci w.w $b.0 56 ffff\0" \
535 "pci1err=setenv a e0008; run pcierr\0" \
536 "pci1errc=setenv a e0008; run pcierrc\0"
537#else
538#define PCI_ENV ""
539#endif
540
541#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
542#define PCIE_ENV \
543 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
544 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
545 "pcie1regs=setenv a e000a; run pciereg\0" \
546 "pcie2regs=setenv a e0009; run pciereg\0" \
547 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
548 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
549 "pci d $b.0 130 1\0" \
550 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
551 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
552 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
553 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
554 "pcie1err=setenv a e000a; run pcieerr\0" \
555 "pcie2err=setenv a e0009; run pcieerr\0" \
556 "pcie1errc=setenv a e000a; run pcieerrc\0" \
557 "pcie2errc=setenv a e0009; run pcieerrc\0"
558#else
559#define PCIE_ENV ""
560#endif
561
562#define DMA_ENV \
563 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
564 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
565 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
566 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
567 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
568 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
569 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
570 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
571
York Sun18153382007-10-29 13:57:53 -0500572#ifdef ENV_DEBUG
Jon Loeliger9553df82007-10-16 15:26:51 -0500573#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200574"netdev=eth0\0" \
575"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
576"tftpflash=tftpboot $loadaddr $uboot; " \
577 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
578 " +$filesize; " \
579 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
580 " +$filesize; " \
581 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
582 " $filesize; " \
583 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
584 " +$filesize; " \
585 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
586 " $filesize\0" \
587"consoledev=ttyS0\0" \
588"ramdiskaddr=2000000\0" \
589"ramdiskfile=8610hpcd/ramdisk.uboot\0" \
590"fdtaddr=c00000\0" \
591"fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
592"bdev=sda3\0" \
593"en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
594"dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
595"maxcpus=1" \
596"eoi=mw e00400b0 0\0" \
597"iack=md e00400a0 1\0" \
598"ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500599 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
600 "md ${a}f00 5\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200601"ddr1regs=setenv a e0002; run ddrreg\0" \
602"gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500603 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
604 "md ${a}e60 1; md ${a}ef0 1d\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200605"guregs=setenv a e00e0; run gureg\0" \
606"mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
607"mcmregs=setenv a e0001; run mcmreg\0" \
608"diuregs=md e002c000 1d\0" \
609"dium=mw e002c01c\0" \
610"diuerr=md e002c014 1\0" \
611"pmregs=md e00e1000 2b\0" \
612"lawregs=md e0000c08 4b\0" \
613"lbcregs=md e0005000 36\0" \
614"dma0regs=md e0021100 12\0" \
615"dma1regs=md e0021180 12\0" \
616"dma2regs=md e0021200 12\0" \
617"dma3regs=md e0021280 12\0" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500618 PCI_ENV \
619 PCIE_ENV \
620 DMA_ENV
York Sun18153382007-10-29 13:57:53 -0500621#else
Marek Vasut5368c552012-09-23 17:41:24 +0200622#define CONFIG_EXTRA_ENV_SETTINGS \
623 "netdev=eth0\0" \
624 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
625 "consoledev=ttyS0\0" \
626 "ramdiskaddr=2000000\0" \
627 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
628 "fdtaddr=c00000\0" \
629 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
630 "bdev=sda3\0"
York Sun18153382007-10-29 13:57:53 -0500631#endif
Jon Loeliger9553df82007-10-16 15:26:51 -0500632
633#define CONFIG_NFSBOOTCOMMAND \
634 "setenv bootargs root=/dev/nfs rw " \
635 "nfsroot=$serverip:$rootpath " \
636 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
637 "console=$consoledev,$baudrate $othbootargs;" \
638 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600639 "tftp $fdtaddr $fdtfile;" \
640 "bootm $loadaddr - $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500641
642#define CONFIG_RAMBOOTCOMMAND \
643 "setenv bootargs root=/dev/ram rw " \
644 "console=$consoledev,$baudrate $othbootargs;" \
645 "tftp $ramdiskaddr $ramdiskfile;" \
646 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600647 "tftp $fdtaddr $fdtfile;" \
648 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500649
650#define CONFIG_BOOTCOMMAND \
651 "setenv bootargs root=/dev/$bdev rw " \
652 "console=$consoledev,$baudrate $othbootargs;" \
653 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600654 "tftp $fdtaddr $fdtfile;" \
655 "bootm $loadaddr - $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500656
657#endif /* __CONFIG_H */