blob: eba385cea322e7721df548f86ed386d32a8db4dd [file] [log] [blame]
wdenk8ed96042005-01-09 23:16:25 +00001/*
2 * (C) Copyright 2004
3 * Texas Instruments, <www.ti.com>
4 * Richard Woodruff <r-woodruff2@ti.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef _OMAP2420_SYS_H_
26#define _OMAP2420_SYS_H_
27
28#include <asm/arch/sizes.h>
29
30/*
31 * 2420 specific Section
32 */
33
Wolfgang Denkc97a2aa2005-09-25 00:59:24 +020034/* L3 Firewall */
35#define A_REQINFOPERM0 0x68005048
36#define A_READPERM0 0x68005050
37#define A_WRITEPERM0 0x68005058
38#define GP_DEVICE (BIT8|BIT9)
39
wdenk8ed96042005-01-09 23:16:25 +000040/* CONTROL */
41#define OMAP2420_CTRL_BASE (0x48000000)
42#define CONTROL_STATUS (OMAP2420_CTRL_BASE + 0x2F8)
43
44/* TAP information */
45#define OMAP2420_TAP_BASE (0x48014000)
46#define TAP_IDCODE_REG (OMAP2420_TAP_BASE+0x204)
47
48/* GPMC */
49#define OMAP2420_GPMC_BASE (0x6800A000)
50#define GPMC_SYSCONFIG (OMAP2420_GPMC_BASE+0x10)
51#define GPMC_IRQENABLE (OMAP2420_GPMC_BASE+0x1C)
52#define GPMC_TIMEOUT_CONTROL (OMAP2420_GPMC_BASE+0x40)
53#define GPMC_CONFIG (OMAP2420_GPMC_BASE+0x50)
54#define GPMC_CONFIG1_0 (OMAP2420_GPMC_BASE+0x60)
55#define GPMC_CONFIG2_0 (OMAP2420_GPMC_BASE+0x64)
56#define GPMC_CONFIG3_0 (OMAP2420_GPMC_BASE+0x68)
57#define GPMC_CONFIG4_0 (OMAP2420_GPMC_BASE+0x6C)
58#define GPMC_CONFIG5_0 (OMAP2420_GPMC_BASE+0x70)
wdenk289f9322005-01-12 00:15:14 +000059#define GPMC_CONFIG6_0 (OMAP2420_GPMC_BASE+0x74)
wdenk8ed96042005-01-09 23:16:25 +000060#define GPMC_CONFIG7_0 (OMAP2420_GPMC_BASE+0x78)
61#define GPMC_CONFIG1_1 (OMAP2420_GPMC_BASE+0x90)
62#define GPMC_CONFIG2_1 (OMAP2420_GPMC_BASE+0x94)
63#define GPMC_CONFIG3_1 (OMAP2420_GPMC_BASE+0x98)
64#define GPMC_CONFIG4_1 (OMAP2420_GPMC_BASE+0x9C)
65#define GPMC_CONFIG5_1 (OMAP2420_GPMC_BASE+0xA0)
66#define GPMC_CONFIG6_1 (OMAP2420_GPMC_BASE+0xA4)
67#define GPMC_CONFIG7_1 (OMAP2420_GPMC_BASE+0xA8)
68
69/* SMS */
70#define OMAP2420_SMS_BASE 0x68008000
71#define SMS_SYSCONFIG (OMAP2420_SMS_BASE+0x10)
wdenk289f9322005-01-12 00:15:14 +000072#define SMS_CLASS_ARB0 (OMAP2420_SMS_BASE+0xD0)
73# define BURSTCOMPLETE_GROUP7 BIT31
wdenk8ed96042005-01-09 23:16:25 +000074
75/* SDRC */
76#define OMAP2420_SDRC_BASE 0x68009000
77#define SDRC_SYSCONFIG (OMAP2420_SDRC_BASE+0x10)
78#define SDRC_STATUS (OMAP2420_SDRC_BASE+0x14)
79#define SDRC_SHARING (OMAP2420_SDRC_BASE+0x44)
80#define SDRC_DLLA_CTRL (OMAP2420_SDRC_BASE+0x60)
81#define SDRC_DLLB_CTRL (OMAP2420_SDRC_BASE+0x68)
82#define SDRC_POWER (OMAP2420_SDRC_BASE+0x70)
83#define SDRC_MCFG_0 (OMAP2420_SDRC_BASE+0x80)
84#define SDRC_MR_0 (OMAP2420_SDRC_BASE+0x84)
85#define SDRC_ACTIM_CTRLA_0 (OMAP2420_SDRC_BASE+0x9C)
86#define SDRC_ACTIM_CTRLB_0 (OMAP2420_SDRC_BASE+0xA0)
87#define SDRC_ACTIM_CTRLA_1 (OMAP2420_SDRC_BASE+0xC4)
88#define SDRC_ACTIM_CTRLB_1 (OMAP2420_SDRC_BASE+0xC8)
89#define SDRC_RFR_CTRL (OMAP2420_SDRC_BASE+0xA4)
90#define SDRC_MANUAL_0 (OMAP2420_SDRC_BASE+0xA8)
91#define OMAP2420_SDRC_CS0 0x80000000
92#define OMAP2420_SDRC_CS1 0xA0000000
93#define CMD_NOP 0x0
94#define CMD_PRECHARGE 0x1
95#define CMD_AUTOREFRESH 0x2
96#define CMD_ENTR_PWRDOWN 0x3
97#define CMD_EXIT_PWRDOWN 0x4
98#define CMD_ENTR_SRFRSH 0x5
99#define CMD_CKE_HIGH 0x6
100#define CMD_CKE_LOW 0x7
101#define SOFTRESET BIT1
102#define SMART_IDLE (0x2 << 3)
103#define REF_ON_IDLE (0x1 << 6)
104
105
106/* UART */
107#define OMAP2420_UART1 0x4806A000
108#define OMAP2420_UART2 0x4806C000
109#define OMAP2420_UART3 0x4806E000
110
111/* General Purpose Timers */
112#define OMAP2420_GPT1 0x48028000
113#define OMAP2420_GPT2 0x4802A000
114#define OMAP2420_GPT3 0x48078000
115#define OMAP2420_GPT4 0x4807A000
116#define OMAP2420_GPT5 0x4807C000
117#define OMAP2420_GPT6 0x4807E000
118#define OMAP2420_GPT7 0x48080000
119#define OMAP2420_GPT8 0x48082000
120#define OMAP2420_GPT9 0x48084000
121#define OMAP2420_GPT10 0x48086000
122#define OMAP2420_GPT11 0x48088000
123#define OMAP2420_GPT12 0x4808A000
124
125/* timer regs offsets (32 bit regs) */
126#define TIDR 0x0 /* r */
127#define TIOCP_CFG 0x10 /* rw */
128#define TISTAT 0x14 /* r */
129#define TISR 0x18 /* rw */
130#define TIER 0x1C /* rw */
131#define TWER 0x20 /* rw */
132#define TCLR 0x24 /* rw */
133#define TCRR 0x28 /* rw */
134#define TLDR 0x2C /* rw */
135#define TTGR 0x30 /* rw */
136#define TWPS 0x34 /* r */
137#define TMAR 0x38 /* rw */
138#define TCAR1 0x3c /* r */
139#define TSICR 0x40 /* rw */
140#define TCAR2 0x44 /* r */
141
142/* WatchDog Timers (1 secure, 3 GP) */
143#define WD1_BASE 0x48020000
144#define WD2_BASE 0x48022000
145#define WD3_BASE 0x48024000
146#define WD4_BASE 0x48026000
147#define WWPS 0x34 /* r */
148#define WSPR 0x48 /* rw */
149#define WD_UNLOCK1 0xAAAA
150#define WD_UNLOCK2 0x5555
151
152/* PRCM */
153#define OMAP2420_CM_BASE 0x48008000
154#define PRCM_CLKCFG_CTRL (OMAP2420_CM_BASE+0x080)
155#define CM_CLKSEL_MPU (OMAP2420_CM_BASE+0x140)
156#define CM_FCLKEN1_CORE (OMAP2420_CM_BASE+0x200)
157#define CM_FCLKEN2_CORE (OMAP2420_CM_BASE+0x204)
158#define CM_ICLKEN1_CORE (OMAP2420_CM_BASE+0x210)
159#define CM_ICLKEN2_CORE (OMAP2420_CM_BASE+0x214)
160#define CM_CLKSEL1_CORE (OMAP2420_CM_BASE+0x240)
161#define CM_CLKSEL_WKUP (OMAP2420_CM_BASE+0x440)
162#define CM_CLKSEL2_CORE (OMAP2420_CM_BASE+0x244)
163#define CM_CLKSEL_GFX (OMAP2420_CM_BASE+0x340)
164#define PM_RSTCTRL_WKUP (OMAP2420_CM_BASE+0x450)
165#define CM_CLKEN_PLL (OMAP2420_CM_BASE+0x500)
166#define CM_IDLEST_CKGEN (OMAP2420_CM_BASE+0x520)
167#define CM_CLKSEL1_PLL (OMAP2420_CM_BASE+0x540)
168#define CM_CLKSEL2_PLL (OMAP2420_CM_BASE+0x544)
169#define CM_CLKSEL_DSP (OMAP2420_CM_BASE+0x840)
170
171/*
172 * H4 specific Section
173 */
174
175/*
176 * The 2420's chip selects are programmable. The mask ROM
177 * does configure CS0 to 0x08000000 before dispatch. So, if
178 * you want your code to live below that address, you have to
179 * be prepared to jump though hoops, to reset the base address.
180 */
181#if defined(CONFIG_OMAP2420H4)
182/* GPMC */
183#ifdef CONFIG_VIRTIO_A /* Pre version B */
184# define H4_CS0_BASE 0x08000000 /* flash (64 Meg aligned) */
185# define H4_CS1_BASE 0x04000000 /* debug board */
186# define H4_CS2_BASE 0x0A000000 /* wifi board */
187#else
188# define H4_CS0_BASE 0x04000000 /* flash (64 Meg aligned) */
189# define H4_CS1_BASE 0x08000000 /* debug board */
190# define H4_CS2_BASE 0x0A000000 /* wifi board */
191#endif
192
193/* base address for indirect vectors (internal boot mode) */
194#define SRAM_OFFSET0 0x40000000
195#define SRAM_OFFSET1 0x00200000
196#define SRAM_OFFSET2 0x0000F800
197#define SRAM_VECT_CODE (SRAM_OFFSET0|SRAM_OFFSET1|SRAM_OFFSET2)
198
199#define LOW_LEVEL_SRAM_STACK 0x4020FFFC
200
201#define PERIFERAL_PORT_BASE 0x480FE003
202
203/* FPGA on Debug board.*/
204#define ETH_CONTROL_REG (H4_CS1_BASE+0x30b)
205#define LAN_RESET_REGISTER (H4_CS1_BASE+0x1c)
206#endif /* endif CONFIG_2420H4 */
207
208#endif