blob: f7f4bf2b95ef5eba7fb6616299034a693fe64dad [file] [log] [blame]
Chander Kashyap0aee53b2012-02-05 23:01:47 +00001/*
Hatim RV540b5af2012-12-11 00:52:48 +00002 * Copyright (C) 2012 Samsung Electronics
Chander Kashyap0aee53b2012-02-05 23:01:47 +00003 *
Hatim RV540b5af2012-12-11 00:52:48 +00004 * Configuration settings for the SAMSUNG EXYNOS5250 board.
Chander Kashyap0aee53b2012-02-05 23:01:47 +00005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/* High Level Configuration Options */
29#define CONFIG_SAMSUNG /* in a SAMSUNG core */
30#define CONFIG_S5P /* S5P Family */
31#define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
32#define CONFIG_SMDK5250 /* which is in a SMDK5250 */
33
34#include <asm/arch/cpu.h> /* get chip and board defs */
35
Simon Glass068a1e42013-03-05 14:39:58 +000036#define CONFIG_SYS_GENERIC_BOARD
Chander Kashyap0aee53b2012-02-05 23:01:47 +000037#define CONFIG_ARCH_CPU_INIT
38#define CONFIG_DISPLAY_CPUINFO
39#define CONFIG_DISPLAY_BOARDINFO
40
Hatim RV540b5af2012-12-11 00:52:48 +000041/* Enable fdt support for Exynos5250 */
42#define CONFIG_ARCH_DEVICE_TREE exynos5250
43#define CONFIG_OF_CONTROL
44#define CONFIG_OF_SEPARATE
45
Chander Kashyap0aee53b2012-02-05 23:01:47 +000046/* Keep L2 Cache Disabled */
47#define CONFIG_SYS_DCACHE_OFF
48
Akshay Saraswat8e6ee292013-03-20 21:00:57 +000049/* Enable ACE acceleration for SHA1 and SHA256 */
50#define CONFIG_EXYNOS_ACE_SHA
Akshay Saraswat2c6346c2013-03-20 21:00:59 +000051#define CONFIG_SHA_HW_ACCEL
Akshay Saraswat8e6ee292013-03-20 21:00:57 +000052
Chander Kashyap0aee53b2012-02-05 23:01:47 +000053#define CONFIG_SYS_SDRAM_BASE 0x40000000
54#define CONFIG_SYS_TEXT_BASE 0x43E00000
55
56/* input clock of PLL: SMDK5250 has 24MHz input clock */
57#define CONFIG_SYS_CLK_FREQ 24000000
58
59#define CONFIG_SETUP_MEMORY_TAGS
60#define CONFIG_CMDLINE_TAG
61#define CONFIG_INITRD_TAG
62#define CONFIG_CMDLINE_EDITING
63
64/* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
65#define MACH_TYPE_SMDK5250 3774
66#define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
67
68/* Power Down Modes */
69#define S5P_CHECK_SLEEP 0x00000BAD
70#define S5P_CHECK_DIDLE 0xBAD00000
71#define S5P_CHECK_LPA 0xABAD0000
72
73/* Offset for inform registers */
74#define INFORM0_OFFSET 0x800
75#define INFORM1_OFFSET 0x804
76
77/* Size of malloc() pool */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +000078#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
Chander Kashyap0aee53b2012-02-05 23:01:47 +000079
80/* select serial console configuration */
Rajeshwari Shinde41222c22012-07-03 20:03:00 +000081#define CONFIG_SERIAL3 /* use SERIAL 3 */
Chander Kashyap0aee53b2012-02-05 23:01:47 +000082#define CONFIG_BAUDRATE 115200
83#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
84
Ajay Kumara2468de2013-01-10 21:06:11 +000085/* Console configuration */
86#define CONFIG_CONSOLE_MUX
87#define CONFIG_SYS_CONSOLE_IS_IN_ENV
88#define EXYNOS_DEVICE_SETTINGS \
89 "stdin=serial\0" \
90 "stdout=serial,lcd\0" \
91 "stderr=serial,lcd\0"
92
93#define CONFIG_EXTRA_ENV_SETTINGS \
94 EXYNOS_DEVICE_SETTINGS
95
Chander Kashyap0aee53b2012-02-05 23:01:47 +000096#define TZPC_BASE_OFFSET 0x10000
97
98/* SD/MMC configuration */
99#define CONFIG_GENERIC_MMC
100#define CONFIG_MMC
Jaehoon Chung7d2d58b2012-04-23 02:36:29 +0000101#define CONFIG_SDHCI
102#define CONFIG_S5P_SDHCI
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000103
104#define CONFIG_BOARD_EARLY_INIT_F
105
106/* PWM */
107#define CONFIG_PWM
108
109/* allow to overwrite serial and ethaddr */
110#define CONFIG_ENV_OVERWRITE
111
112/* Command definition*/
113#include <config_cmd_default.h>
114
115#define CONFIG_CMD_PING
116#define CONFIG_CMD_ELF
117#define CONFIG_CMD_MMC
118#define CONFIG_CMD_EXT2
119#define CONFIG_CMD_FAT
Chander Kashyapbf936212012-02-09 01:26:19 +0000120#define CONFIG_CMD_NET
Akshay Saraswat2c6346c2013-03-20 21:00:59 +0000121#define CONFIG_CMD_HASH
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000122
123#define CONFIG_BOOTDELAY 3
124#define CONFIG_ZERO_BOOTDELAY_CHECK
125
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000126/* Thermal Management Unit */
127#define CONFIG_EXYNOS_TMU
Akshay Saraswat8afcfc22013-02-25 01:13:05 +0000128#define CONFIG_CMD_DTT
129#define CONFIG_TMU_CMD_DTT
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000130
Rajeshwari Shindea4dae632012-05-14 05:52:05 +0000131/* USB */
132#define CONFIG_CMD_USB
133#define CONFIG_USB_EHCI
134#define CONFIG_USB_EHCI_EXYNOS
135#define CONFIG_USB_STORAGE
136
Vivek Gautam70656c72013-01-28 00:39:59 +0000137/* USB boot mode */
138#define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
139#define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
140#define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
141
Simon Glassc1af6082013-04-12 10:44:58 +0000142/* TPM */
143#define CONFIG_TPM
144#define CONFIG_CMD_TPM
145#define CONFIG_INFINEON_TPM_I2C
146#define CONFIG_INFINEON_TPM_I2C_BUS 3
147#define CONFIG_INFINEON_TPM_I2C_ADDR 0x20
148
Chander Kashyap81e35202012-02-05 23:01:48 +0000149/* MMC SPL */
150#define CONFIG_SPL
151#define COPY_BL2_FNPTR_ADDR 0x02020030
152
Rajeshwari Shinde78fbcc92012-07-03 20:02:53 +0000153/* specific .lds file */
154#define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
155#define CONFIG_SPL_TEXT_BASE 0x02023400
Albert ARIBAUDeac579d2013-04-12 05:14:33 +0000156#define CONFIG_SPL_MAX_FOOTPRINT (14 * 1024)
Rajeshwari Shinde78fbcc92012-07-03 20:02:53 +0000157
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000158#define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
159
160/* Miscellaneous configurable options */
161#define CONFIG_SYS_LONGHELP /* undef to save memory */
162#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000163#define CONFIG_SYS_PROMPT "SMDK5250 # "
164#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
165#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
166#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
167#define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
168/* Boot Argument Buffer Size */
169#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
170/* memtest works on */
171#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
172#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
173#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
174
175#define CONFIG_SYS_HZ 1000
176
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000177#define CONFIG_RD_LVL
178
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000179#define CONFIG_NR_DRAM_BANKS 8
180#define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
181#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
182#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
183#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
184#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
185#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
186#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
187#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
188#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
189#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
190#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
191#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
192#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
193#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
194#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
195#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
196#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
197
198#define CONFIG_SYS_MONITOR_BASE 0x00000000
199
200/* FLASH and environment organization */
201#define CONFIG_SYS_NO_FLASH
202#undef CONFIG_CMD_IMLS
203#define CONFIG_IDENT_STRING " for SMDK5250"
204
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000205#define CONFIG_SYS_MMC_ENV_DEV 0
206
207#define CONFIG_SECURE_BL1_ONLY
208
209/* Secure FW size configuration */
210#ifdef CONFIG_SECURE_BL1_ONLY
211#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
212#else
213#define CONFIG_SEC_FW_SIZE 0
214#endif
215
216/* Configuration of BL1, BL2, ENV Blocks on mmc */
217#define CONFIG_RES_BLOCK_SIZE (512)
218#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
219#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
220#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
221
222#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
223#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
224#define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
225
Chander Kashyap81e35202012-02-05 23:01:48 +0000226/* U-boot copy size from boot Media to DRAM.*/
227#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
228#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
Rajeshwari Shinde7a533772012-11-02 01:15:38 +0000229
230#define OM_STAT (0x1f << 1)
231#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
232#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
233
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000234#define CONFIG_DOS_PARTITION
235
236#define CONFIG_IRAM_STACK 0x02050000
237
238#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
239
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000240/* I2C */
241#define CONFIG_SYS_I2C_INIT_BOARD
242#define CONFIG_HARD_I2C
243#define CONFIG_CMD_I2C
244#define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
245#define CONFIG_DRIVER_S3C24X0_I2C
246#define CONFIG_I2C_MULTI_BUS
247#define CONFIG_MAX_I2C_NUM 8
248#define CONFIG_SYS_I2C_SLAVE 0x0
Simon Glass23b479b2012-12-05 14:46:45 +0000249#define CONFIG_I2C_EDID
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000250
Rajeshwari Shinde0d146a52012-08-24 00:39:24 +0000251/* PMIC */
252#define CONFIG_PMIC
253#define CONFIG_PMIC_I2C
254#define CONFIG_PMIC_MAX77686
255
Hatim RV3a8a7002012-11-02 01:15:37 +0000256/* SPI */
257#define CONFIG_ENV_IS_IN_SPI_FLASH
258#define CONFIG_SPI_FLASH
259
260#ifdef CONFIG_SPI_FLASH
261#define CONFIG_EXYNOS_SPI
262#define CONFIG_CMD_SF
263#define CONFIG_CMD_SPI
264#define CONFIG_SPI_FLASH_WINBOND
Rajeshwari Shindec7c4fe02013-01-22 20:31:57 +0000265#define CONFIG_SPI_FLASH_GIGADEVICE
Hatim RV3a8a7002012-11-02 01:15:37 +0000266#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
267#define CONFIG_SF_DEFAULT_SPEED 50000000
268#define EXYNOS5_SPI_NUM_CONTROLLERS 5
269#endif
270
271#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
272#define CONFIG_ENV_SPI_MODE SPI_MODE_0
273#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
274#define CONFIG_ENV_SPI_BUS 1
275#define CONFIG_ENV_SPI_MAX_HZ 50000000
276#endif
277
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000278/* PMIC */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +0000279#define CONFIG_POWER
280#define CONFIG_POWER_I2C
281#define CONFIG_POWER_MAX77686
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000282
283/* SPI */
284#define CONFIG_ENV_IS_IN_SPI_FLASH
285#define CONFIG_SPI_FLASH
286
Chander Kashyap061562c2012-09-05 00:38:21 +0000287#ifdef CONFIG_SPI_FLASH
288#define CONFIG_EXYNOS_SPI
289#define CONFIG_CMD_SF
290#define CONFIG_CMD_SPI
291#define CONFIG_SPI_FLASH_WINBOND
292#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000293#define CONFIG_SF_DEFAULT_SPEED 50000000
294#define EXYNOS5_SPI_NUM_CONTROLLERS 5
295#endif
296
297#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
Rajeshwari Shinde36364712012-10-25 19:49:30 +0000298#define CONFIG_ENV_SPI_MODE SPI_MODE_0
299#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
300#define CONFIG_ENV_SPI_BUS 1
301#define CONFIG_ENV_SPI_MAX_HZ 50000000
302#endif
303
304/* Ethernet Controllor Driver */
305#ifdef CONFIG_CMD_NET
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000306#define CONFIG_SMC911X
307#define CONFIG_SMC911X_BASE 0x5000000
308#define CONFIG_SMC911X_16_BIT
309#define CONFIG_ENV_SROM_BANK 1
310#endif /*CONFIG_CMD_NET*/
311
312/* Enable PXE Support */
313#ifdef CONFIG_CMD_NET
314#define CONFIG_CMD_PXE
315#define CONFIG_MENU
316#endif
317
318/* Sound */
319#define CONFIG_CMD_SOUND
320#ifdef CONFIG_CMD_SOUND
321#define CONFIG_SOUND
322#define CONFIG_I2S
Rajeshwari Shindecfa6df12013-02-14 19:46:16 +0000323#define CONFIG_SOUND_MAX98095
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000324#define CONFIG_SOUND_WM8994
325#endif
326
327/* Enable devicetree support */
328#define CONFIG_OF_LIBFDT
329
Simon Glass23b479b2012-12-05 14:46:45 +0000330/* SHA hashing */
331#define CONFIG_CMD_HASH
332#define CONFIG_HASH_VERIFY
333#define CONFIG_SHA1
334#define CONFIG_SHA256
335
Ajay Kumar9b572852013-01-08 20:42:26 +0000336/* Display */
337#define CONFIG_LCD
Ajay Kumar99e51622013-01-10 21:06:10 +0000338#ifdef CONFIG_LCD
Ajay Kumar9b572852013-01-08 20:42:26 +0000339#define CONFIG_EXYNOS_FB
340#define CONFIG_EXYNOS_DP
341#define LCD_XRES 2560
342#define LCD_YRES 1600
343#define LCD_BPP LCD_COLOR16
Ajay Kumar99e51622013-01-10 21:06:10 +0000344#endif
Ajay Kumar9b572852013-01-08 20:42:26 +0000345
Akshay Saraswat4f3bfa92013-03-28 04:32:15 +0000346/* Enable Time Command */
347#define CONFIG_CMD_TIME
348
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000349#endif /* __CONFIG_H */