blob: 417b29c3a2fd108f02ac88f46580a183a01f3476 [file] [log] [blame]
Chander Kashyap0aee53b2012-02-05 23:01:47 +00001/*
Hatim RV540b5af2012-12-11 00:52:48 +00002 * Copyright (C) 2012 Samsung Electronics
Chander Kashyap0aee53b2012-02-05 23:01:47 +00003 *
Hatim RV540b5af2012-12-11 00:52:48 +00004 * Configuration settings for the SAMSUNG EXYNOS5250 board.
Chander Kashyap0aee53b2012-02-05 23:01:47 +00005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/* High Level Configuration Options */
29#define CONFIG_SAMSUNG /* in a SAMSUNG core */
30#define CONFIG_S5P /* S5P Family */
31#define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
32#define CONFIG_SMDK5250 /* which is in a SMDK5250 */
33
34#include <asm/arch/cpu.h> /* get chip and board defs */
35
Simon Glass068a1e42013-03-05 14:39:58 +000036#define CONFIG_SYS_GENERIC_BOARD
Chander Kashyap0aee53b2012-02-05 23:01:47 +000037#define CONFIG_ARCH_CPU_INIT
38#define CONFIG_DISPLAY_CPUINFO
39#define CONFIG_DISPLAY_BOARDINFO
40
Hatim RV540b5af2012-12-11 00:52:48 +000041/* Enable fdt support for Exynos5250 */
42#define CONFIG_ARCH_DEVICE_TREE exynos5250
43#define CONFIG_OF_CONTROL
44#define CONFIG_OF_SEPARATE
45
Chander Kashyap0aee53b2012-02-05 23:01:47 +000046/* Keep L2 Cache Disabled */
47#define CONFIG_SYS_DCACHE_OFF
48
Akshay Saraswat8e6ee292013-03-20 21:00:57 +000049/* Enable ACE acceleration for SHA1 and SHA256 */
50#define CONFIG_EXYNOS_ACE_SHA
51
Chander Kashyap0aee53b2012-02-05 23:01:47 +000052#define CONFIG_SYS_SDRAM_BASE 0x40000000
53#define CONFIG_SYS_TEXT_BASE 0x43E00000
54
55/* input clock of PLL: SMDK5250 has 24MHz input clock */
56#define CONFIG_SYS_CLK_FREQ 24000000
57
58#define CONFIG_SETUP_MEMORY_TAGS
59#define CONFIG_CMDLINE_TAG
60#define CONFIG_INITRD_TAG
61#define CONFIG_CMDLINE_EDITING
62
63/* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
64#define MACH_TYPE_SMDK5250 3774
65#define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
66
67/* Power Down Modes */
68#define S5P_CHECK_SLEEP 0x00000BAD
69#define S5P_CHECK_DIDLE 0xBAD00000
70#define S5P_CHECK_LPA 0xABAD0000
71
72/* Offset for inform registers */
73#define INFORM0_OFFSET 0x800
74#define INFORM1_OFFSET 0x804
75
76/* Size of malloc() pool */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +000077#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
Chander Kashyap0aee53b2012-02-05 23:01:47 +000078
79/* select serial console configuration */
Rajeshwari Shinde41222c22012-07-03 20:03:00 +000080#define CONFIG_SERIAL3 /* use SERIAL 3 */
Chander Kashyap0aee53b2012-02-05 23:01:47 +000081#define CONFIG_BAUDRATE 115200
82#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
83
Ajay Kumara2468de2013-01-10 21:06:11 +000084/* Console configuration */
85#define CONFIG_CONSOLE_MUX
86#define CONFIG_SYS_CONSOLE_IS_IN_ENV
87#define EXYNOS_DEVICE_SETTINGS \
88 "stdin=serial\0" \
89 "stdout=serial,lcd\0" \
90 "stderr=serial,lcd\0"
91
92#define CONFIG_EXTRA_ENV_SETTINGS \
93 EXYNOS_DEVICE_SETTINGS
94
Chander Kashyap0aee53b2012-02-05 23:01:47 +000095#define TZPC_BASE_OFFSET 0x10000
96
97/* SD/MMC configuration */
98#define CONFIG_GENERIC_MMC
99#define CONFIG_MMC
Jaehoon Chung7d2d58b2012-04-23 02:36:29 +0000100#define CONFIG_SDHCI
101#define CONFIG_S5P_SDHCI
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000102
103#define CONFIG_BOARD_EARLY_INIT_F
104
105/* PWM */
106#define CONFIG_PWM
107
108/* allow to overwrite serial and ethaddr */
109#define CONFIG_ENV_OVERWRITE
110
111/* Command definition*/
112#include <config_cmd_default.h>
113
114#define CONFIG_CMD_PING
115#define CONFIG_CMD_ELF
116#define CONFIG_CMD_MMC
117#define CONFIG_CMD_EXT2
118#define CONFIG_CMD_FAT
Chander Kashyapbf936212012-02-09 01:26:19 +0000119#define CONFIG_CMD_NET
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000120
121#define CONFIG_BOOTDELAY 3
122#define CONFIG_ZERO_BOOTDELAY_CHECK
123
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000124/* Thermal Management Unit */
125#define CONFIG_EXYNOS_TMU
Akshay Saraswat8afcfc22013-02-25 01:13:05 +0000126#define CONFIG_CMD_DTT
127#define CONFIG_TMU_CMD_DTT
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000128
Rajeshwari Shindea4dae632012-05-14 05:52:05 +0000129/* USB */
130#define CONFIG_CMD_USB
131#define CONFIG_USB_EHCI
132#define CONFIG_USB_EHCI_EXYNOS
133#define CONFIG_USB_STORAGE
134
Chander Kashyap81e35202012-02-05 23:01:48 +0000135/* MMC SPL */
136#define CONFIG_SPL
137#define COPY_BL2_FNPTR_ADDR 0x02020030
138
Rajeshwari Shinde78fbcc92012-07-03 20:02:53 +0000139/* specific .lds file */
140#define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
141#define CONFIG_SPL_TEXT_BASE 0x02023400
142#define CONFIG_SPL_MAX_SIZE (14 * 1024)
143
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000144#define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
145
146/* Miscellaneous configurable options */
147#define CONFIG_SYS_LONGHELP /* undef to save memory */
148#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000149#define CONFIG_SYS_PROMPT "SMDK5250 # "
150#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
151#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
152#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
153#define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
154/* Boot Argument Buffer Size */
155#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
156/* memtest works on */
157#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
158#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
159#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
160
161#define CONFIG_SYS_HZ 1000
162
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000163#define CONFIG_RD_LVL
164
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000165#define CONFIG_NR_DRAM_BANKS 8
166#define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
167#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
168#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
169#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
170#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
171#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
172#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
173#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
174#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
175#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
176#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
177#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
178#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
179#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
180#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
181#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
182#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
183
184#define CONFIG_SYS_MONITOR_BASE 0x00000000
185
186/* FLASH and environment organization */
187#define CONFIG_SYS_NO_FLASH
188#undef CONFIG_CMD_IMLS
189#define CONFIG_IDENT_STRING " for SMDK5250"
190
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000191#define CONFIG_SYS_MMC_ENV_DEV 0
192
193#define CONFIG_SECURE_BL1_ONLY
194
195/* Secure FW size configuration */
196#ifdef CONFIG_SECURE_BL1_ONLY
197#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
198#else
199#define CONFIG_SEC_FW_SIZE 0
200#endif
201
202/* Configuration of BL1, BL2, ENV Blocks on mmc */
203#define CONFIG_RES_BLOCK_SIZE (512)
204#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
205#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
206#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
207
208#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
209#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
210#define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
211
Chander Kashyap81e35202012-02-05 23:01:48 +0000212/* U-boot copy size from boot Media to DRAM.*/
213#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
214#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
Rajeshwari Shinde7a533772012-11-02 01:15:38 +0000215
216#define OM_STAT (0x1f << 1)
217#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
218#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
219
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000220#define CONFIG_DOS_PARTITION
221
222#define CONFIG_IRAM_STACK 0x02050000
223
224#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
225
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000226/* I2C */
227#define CONFIG_SYS_I2C_INIT_BOARD
228#define CONFIG_HARD_I2C
229#define CONFIG_CMD_I2C
230#define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
231#define CONFIG_DRIVER_S3C24X0_I2C
232#define CONFIG_I2C_MULTI_BUS
233#define CONFIG_MAX_I2C_NUM 8
234#define CONFIG_SYS_I2C_SLAVE 0x0
Simon Glass23b479b2012-12-05 14:46:45 +0000235#define CONFIG_I2C_EDID
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000236
Rajeshwari Shinde0d146a52012-08-24 00:39:24 +0000237/* PMIC */
238#define CONFIG_PMIC
239#define CONFIG_PMIC_I2C
240#define CONFIG_PMIC_MAX77686
241
Hatim RV3a8a7002012-11-02 01:15:37 +0000242/* SPI */
243#define CONFIG_ENV_IS_IN_SPI_FLASH
244#define CONFIG_SPI_FLASH
245
246#ifdef CONFIG_SPI_FLASH
247#define CONFIG_EXYNOS_SPI
248#define CONFIG_CMD_SF
249#define CONFIG_CMD_SPI
250#define CONFIG_SPI_FLASH_WINBOND
251#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
252#define CONFIG_SF_DEFAULT_SPEED 50000000
253#define EXYNOS5_SPI_NUM_CONTROLLERS 5
254#endif
255
256#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
257#define CONFIG_ENV_SPI_MODE SPI_MODE_0
258#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
259#define CONFIG_ENV_SPI_BUS 1
260#define CONFIG_ENV_SPI_MAX_HZ 50000000
261#endif
262
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000263/* PMIC */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +0000264#define CONFIG_POWER
265#define CONFIG_POWER_I2C
266#define CONFIG_POWER_MAX77686
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000267
268/* SPI */
269#define CONFIG_ENV_IS_IN_SPI_FLASH
270#define CONFIG_SPI_FLASH
271
Chander Kashyap061562c2012-09-05 00:38:21 +0000272#ifdef CONFIG_SPI_FLASH
273#define CONFIG_EXYNOS_SPI
274#define CONFIG_CMD_SF
275#define CONFIG_CMD_SPI
276#define CONFIG_SPI_FLASH_WINBOND
277#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000278#define CONFIG_SF_DEFAULT_SPEED 50000000
279#define EXYNOS5_SPI_NUM_CONTROLLERS 5
280#endif
281
282#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
Rajeshwari Shinde36364712012-10-25 19:49:30 +0000283#define CONFIG_ENV_SPI_MODE SPI_MODE_0
284#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
285#define CONFIG_ENV_SPI_BUS 1
286#define CONFIG_ENV_SPI_MAX_HZ 50000000
287#endif
288
289/* Ethernet Controllor Driver */
290#ifdef CONFIG_CMD_NET
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000291#define CONFIG_SMC911X
292#define CONFIG_SMC911X_BASE 0x5000000
293#define CONFIG_SMC911X_16_BIT
294#define CONFIG_ENV_SROM_BANK 1
295#endif /*CONFIG_CMD_NET*/
296
297/* Enable PXE Support */
298#ifdef CONFIG_CMD_NET
299#define CONFIG_CMD_PXE
300#define CONFIG_MENU
301#endif
302
303/* Sound */
304#define CONFIG_CMD_SOUND
305#ifdef CONFIG_CMD_SOUND
306#define CONFIG_SOUND
307#define CONFIG_I2S
Rajeshwari Shindecfa6df12013-02-14 19:46:16 +0000308#define CONFIG_SOUND_MAX98095
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000309#define CONFIG_SOUND_WM8994
310#endif
311
312/* Enable devicetree support */
313#define CONFIG_OF_LIBFDT
314
Simon Glass23b479b2012-12-05 14:46:45 +0000315/* SHA hashing */
316#define CONFIG_CMD_HASH
317#define CONFIG_HASH_VERIFY
318#define CONFIG_SHA1
319#define CONFIG_SHA256
320
Ajay Kumar9b572852013-01-08 20:42:26 +0000321/* Display */
322#define CONFIG_LCD
Ajay Kumar99e51622013-01-10 21:06:10 +0000323#ifdef CONFIG_LCD
Ajay Kumar9b572852013-01-08 20:42:26 +0000324#define CONFIG_EXYNOS_FB
325#define CONFIG_EXYNOS_DP
326#define LCD_XRES 2560
327#define LCD_YRES 1600
328#define LCD_BPP LCD_COLOR16
Ajay Kumar99e51622013-01-10 21:06:10 +0000329#endif
Ajay Kumar9b572852013-01-08 20:42:26 +0000330
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000331#endif /* __CONFIG_H */