blob: ad2c0e000230fd93c51d134ae5f385a975d98bfc [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut71a758e12011-11-08 23:18:09 +00002/*
3 * Freescale i.MX28 SSP MMC driver
4 *
Lukasz Majewski6116f4c2019-09-05 09:54:59 +02005 * Copyright (C) 2019 DENX Software Engineering
6 * Lukasz Majewski, DENX Software Engineering, lukma@denx.de
7 *
Marek Vasut71a758e12011-11-08 23:18:09 +00008 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
9 * on behalf of DENX Software Engineering GmbH
10 *
11 * Based on code from LTIB:
12 * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
13 * Terry Lv
14 *
15 * Copyright 2007, Freescale Semiconductor, Inc
16 * Andy Fleming
17 *
18 * Based vaguely on the pxa mmc code:
19 * (C) Copyright 2003
20 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
Marek Vasut71a758e12011-11-08 23:18:09 +000021 */
Lukasz Majewski6116f4c2019-09-05 09:54:59 +020022
Marek Vasut71a758e12011-11-08 23:18:09 +000023#include <common.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060024#include <log.h>
Marek Vasut71a758e12011-11-08 23:18:09 +000025#include <malloc.h>
26#include <mmc.h>
Simon Glassc05ed002020-05-10 11:40:11 -060027#include <linux/delay.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090028#include <linux/errno.h>
Marek Vasut71a758e12011-11-08 23:18:09 +000029#include <asm/io.h>
30#include <asm/arch/clock.h>
31#include <asm/arch/imx-regs.h>
32#include <asm/arch/sys_proto.h>
Stefano Babic552a8482017-06-29 10:16:06 +020033#include <asm/mach-imx/dma.h>
Marek Vasut4e6d81d2012-08-26 15:19:07 +000034#include <bouncebuf.h>
Marek Vasut71a758e12011-11-08 23:18:09 +000035
Marek Vasut71a758e12011-11-08 23:18:09 +000036#define MXSMMC_MAX_TIMEOUT 10000
Marek Vasut20255902012-07-06 21:25:56 +000037#define MXSMMC_SMALL_TRANSFER 512
Marek Vasut71a758e12011-11-08 23:18:09 +000038
Lukasz Majewski6116f4c2019-09-05 09:54:59 +020039#if !CONFIG_IS_ENABLED(DM_MMC)
40struct mxsmmc_priv {
41 int id;
42 int (*mmc_is_wp)(int);
43 int (*mmc_cd)(int);
44 struct mmc_config cfg; /* mmc configuration */
45 struct mxs_dma_desc *desc;
46 uint32_t buswidth;
47 struct mxs_ssp_regs *regs;
48};
49#else /* CONFIG_IS_ENABLED(DM_MMC) */
50#include <dm/device.h>
51#include <dm/read.h>
52#include <dt-structs.h>
53
54#ifdef CONFIG_MX28
55#define dtd_fsl_imx_mmc dtd_fsl_imx28_mmc
56#else /* CONFIG_MX23 */
57#define dtd_fsl_imx_mmc dtd_fsl_imx23_mmc
58#endif
59
60struct mxsmmc_platdata {
61#if CONFIG_IS_ENABLED(OF_PLATDATA)
62 struct dtd_fsl_imx_mmc dtplat;
63#endif
64 struct mmc_config cfg;
65 struct mmc mmc;
66 fdt_addr_t base;
67 int non_removable;
68 int buswidth;
69 int dma_id;
70 int clk_id;
71};
72
73struct mxsmmc_priv {
74 int clkid;
75 struct mxs_dma_desc *desc;
76 u32 buswidth;
77 struct mxs_ssp_regs *regs;
78 unsigned int dma_channel;
79};
80#endif
81
82#if !CONFIG_IS_ENABLED(DM_MMC)
83static int mxsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
84 struct mmc_data *data);
85
Marek Vasut90bc2bf2013-01-22 15:01:03 +000086static int mxsmmc_cd(struct mxsmmc_priv *priv)
87{
88 struct mxs_ssp_regs *ssp_regs = priv->regs;
89
90 if (priv->mmc_cd)
91 return priv->mmc_cd(priv->id);
92
93 return !(readl(&ssp_regs->hw_ssp_status) & SSP_STATUS_CARD_DETECT);
94}
95
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +090096static int mxsmmc_set_ios(struct mmc *mmc)
Marek Vasut71a758e12011-11-08 23:18:09 +000097{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +020098 struct mxsmmc_priv *priv = mmc->priv;
Otavio Salvador9c471142012-08-05 09:05:31 +000099 struct mxs_ssp_regs *ssp_regs = priv->regs;
Marek Vasut71a758e12011-11-08 23:18:09 +0000100
101 /* Set the clock speed */
102 if (mmc->clock)
Otavio Salvadorbf48fcb2013-01-11 03:19:03 +0000103 mxs_set_ssp_busclock(priv->id, mmc->clock / 1000);
Marek Vasut71a758e12011-11-08 23:18:09 +0000104
105 switch (mmc->bus_width) {
106 case 1:
107 priv->buswidth = SSP_CTRL0_BUS_WIDTH_ONE_BIT;
108 break;
109 case 4:
110 priv->buswidth = SSP_CTRL0_BUS_WIDTH_FOUR_BIT;
111 break;
112 case 8:
113 priv->buswidth = SSP_CTRL0_BUS_WIDTH_EIGHT_BIT;
114 break;
115 }
116
117 /* Set the bus width */
118 clrsetbits_le32(&ssp_regs->hw_ssp_ctrl0,
119 SSP_CTRL0_BUS_WIDTH_MASK, priv->buswidth);
120
121 debug("MMC%d: Set %d bits bus width\n",
Lukasz Majewski6116f4c2019-09-05 09:54:59 +0200122 mmc->block_dev.devnum, mmc->bus_width);
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900123
124 return 0;
Marek Vasut71a758e12011-11-08 23:18:09 +0000125}
126
127static int mxsmmc_init(struct mmc *mmc)
128{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200129 struct mxsmmc_priv *priv = mmc->priv;
Otavio Salvador9c471142012-08-05 09:05:31 +0000130 struct mxs_ssp_regs *ssp_regs = priv->regs;
Marek Vasut71a758e12011-11-08 23:18:09 +0000131
132 /* Reset SSP */
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000133 mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
Marek Vasut71a758e12011-11-08 23:18:09 +0000134
Otavio Salvador8000d8a2013-01-22 15:01:02 +0000135 /* Reconfigure the SSP block for MMC operation */
136 writel(SSP_CTRL1_SSP_MODE_SD_MMC |
137 SSP_CTRL1_WORD_LENGTH_EIGHT_BITS |
138 SSP_CTRL1_DMA_ENABLE |
139 SSP_CTRL1_POLARITY |
140 SSP_CTRL1_RECV_TIMEOUT_IRQ_EN |
141 SSP_CTRL1_DATA_CRC_IRQ_EN |
142 SSP_CTRL1_DATA_TIMEOUT_IRQ_EN |
143 SSP_CTRL1_RESP_TIMEOUT_IRQ_EN |
144 SSP_CTRL1_RESP_ERR_IRQ_EN,
145 &ssp_regs->hw_ssp_ctrl1_set);
Marek Vasut71a758e12011-11-08 23:18:09 +0000146
147 /* Set initial bit clock 400 KHz */
Otavio Salvadorbf48fcb2013-01-11 03:19:03 +0000148 mxs_set_ssp_busclock(priv->id, 400);
Marek Vasut71a758e12011-11-08 23:18:09 +0000149
150 /* Send initial 74 clock cycles (185 us @ 400 KHz)*/
151 writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_set);
152 udelay(200);
153 writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_clr);
154
155 return 0;
156}
157
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200158static const struct mmc_ops mxsmmc_ops = {
159 .send_cmd = mxsmmc_send_cmd,
160 .set_ios = mxsmmc_set_ios,
161 .init = mxsmmc_init,
162};
163
Marek Vasut90bc2bf2013-01-22 15:01:03 +0000164int mxsmmc_initialize(bd_t *bis, int id, int (*wp)(int), int (*cd)(int))
Marek Vasut71a758e12011-11-08 23:18:09 +0000165{
Marek Vasut71a758e12011-11-08 23:18:09 +0000166 struct mmc *mmc = NULL;
167 struct mxsmmc_priv *priv = NULL;
Marek Vasut96666a32012-04-08 17:34:46 +0000168 int ret;
Marek Vasut3430e0b2013-02-23 02:42:58 +0000169 const unsigned int mxsmmc_clk_id = mxs_ssp_clock_by_bus(id);
Marek Vasut1a3c5ff2013-01-11 03:19:14 +0000170
Marek Vasut3430e0b2013-02-23 02:42:58 +0000171 if (!mxs_ssp_bus_id_valid(id))
Marek Vasut1a3c5ff2013-01-11 03:19:14 +0000172 return -ENODEV;
Marek Vasut71a758e12011-11-08 23:18:09 +0000173
Marek Vasut71a758e12011-11-08 23:18:09 +0000174 priv = malloc(sizeof(struct mxsmmc_priv));
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200175 if (!priv)
Marek Vasut71a758e12011-11-08 23:18:09 +0000176 return -ENOMEM;
Marek Vasut71a758e12011-11-08 23:18:09 +0000177
Marek Vasut3687c412012-03-15 18:33:21 +0000178 priv->desc = mxs_dma_desc_alloc();
179 if (!priv->desc) {
180 free(priv);
Marek Vasut3687c412012-03-15 18:33:21 +0000181 return -ENOMEM;
182 }
183
Marek Vasut3430e0b2013-02-23 02:42:58 +0000184 ret = mxs_dma_init_channel(MXS_DMA_CHANNEL_AHB_APBH_SSP0 + id);
Marek Vasut96666a32012-04-08 17:34:46 +0000185 if (ret)
186 return ret;
187
Marek Vasut71a758e12011-11-08 23:18:09 +0000188 priv->mmc_is_wp = wp;
Marek Vasut90bc2bf2013-01-22 15:01:03 +0000189 priv->mmc_cd = cd;
Marek Vasut71a758e12011-11-08 23:18:09 +0000190 priv->id = id;
Marek Vasut14e26bc2013-01-11 03:19:02 +0000191 priv->regs = mxs_ssp_regs_by_bus(id);
Marek Vasut71a758e12011-11-08 23:18:09 +0000192
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200193 priv->cfg.name = "MXS MMC";
194 priv->cfg.ops = &mxsmmc_ops;
Marek Vasut71a758e12011-11-08 23:18:09 +0000195
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200196 priv->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
Marek Vasut71a758e12011-11-08 23:18:09 +0000197
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200198 priv->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT |
Rob Herring5a203972015-03-23 17:56:59 -0500199 MMC_MODE_HS_52MHz | MMC_MODE_HS;
Marek Vasut71a758e12011-11-08 23:18:09 +0000200
201 /*
202 * SSPCLK = 480 * 18 / 29 / 1 = 297.731 MHz
203 * SSP bit rate = SSPCLK / (CLOCK_DIVIDE * (1 + CLOCK_RATE)),
204 * CLOCK_DIVIDE has to be an even value from 2 to 254, and
205 * CLOCK_RATE could be any integer from 0 to 255.
206 */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200207 priv->cfg.f_min = 400000;
Lukasz Majewski6116f4c2019-09-05 09:54:59 +0200208 priv->cfg.f_max = mxc_get_clock(MXC_SSP0_CLK + mxsmmc_clk_id)
209 * 1000 / 2;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200210 priv->cfg.b_max = 0x20;
Marek Vasut71a758e12011-11-08 23:18:09 +0000211
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200212 mmc = mmc_create(&priv->cfg, priv);
Lukasz Majewski6116f4c2019-09-05 09:54:59 +0200213 if (!mmc) {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200214 mxs_dma_desc_free(priv->desc);
215 free(priv);
216 return -ENOMEM;
217 }
Marek Vasut71a758e12011-11-08 23:18:09 +0000218 return 0;
219}
Lukasz Majewski6116f4c2019-09-05 09:54:59 +0200220#endif /* CONFIG_IS_ENABLED(DM_MMC) */
221
222static int mxsmmc_send_cmd_pio(struct mxsmmc_priv *priv, struct mmc_data *data)
223{
224 struct mxs_ssp_regs *ssp_regs = priv->regs;
225 uint32_t *data_ptr;
226 int timeout = MXSMMC_MAX_TIMEOUT;
227 uint32_t reg;
228 uint32_t data_count = data->blocksize * data->blocks;
229
230 if (data->flags & MMC_DATA_READ) {
231 data_ptr = (uint32_t *)data->dest;
232 while (data_count && --timeout) {
233 reg = readl(&ssp_regs->hw_ssp_status);
234 if (!(reg & SSP_STATUS_FIFO_EMPTY)) {
235 *data_ptr++ = readl(&ssp_regs->hw_ssp_data);
236 data_count -= 4;
237 timeout = MXSMMC_MAX_TIMEOUT;
238 } else
239 udelay(1000);
240 }
241 } else {
242 data_ptr = (uint32_t *)data->src;
243 timeout *= 100;
244 while (data_count && --timeout) {
245 reg = readl(&ssp_regs->hw_ssp_status);
246 if (!(reg & SSP_STATUS_FIFO_FULL)) {
247 writel(*data_ptr++, &ssp_regs->hw_ssp_data);
248 data_count -= 4;
249 timeout = MXSMMC_MAX_TIMEOUT;
250 } else
251 udelay(1000);
252 }
253 }
254
255 return timeout ? 0 : -ECOMM;
256}
257
258static int mxsmmc_send_cmd_dma(struct mxsmmc_priv *priv, struct mmc_data *data)
259{
260 uint32_t data_count = data->blocksize * data->blocks;
261 int dmach;
262 struct mxs_dma_desc *desc = priv->desc;
263 void *addr;
264 unsigned int flags;
265 struct bounce_buffer bbstate;
266
267 memset(desc, 0, sizeof(struct mxs_dma_desc));
268 desc->address = (dma_addr_t)desc;
269
270 if (data->flags & MMC_DATA_READ) {
271 priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
272 addr = data->dest;
273 flags = GEN_BB_WRITE;
274 } else {
275 priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
276 addr = (void *)data->src;
277 flags = GEN_BB_READ;
278 }
279
280 bounce_buffer_start(&bbstate, addr, data_count, flags);
281
282 priv->desc->cmd.address = (dma_addr_t)bbstate.bounce_buffer;
283
284 priv->desc->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM |
285 (data_count << MXS_DMA_DESC_BYTES_OFFSET);
286
287#if !CONFIG_IS_ENABLED(DM_MMC)
288 dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + priv->id;
289#else
290 dmach = priv->dma_channel;
291#endif
292 mxs_dma_desc_append(dmach, priv->desc);
293 if (mxs_dma_go(dmach)) {
294 bounce_buffer_stop(&bbstate);
295 return -ECOMM;
296 }
297
298 bounce_buffer_stop(&bbstate);
299
300 return 0;
301}
302
303#if !CONFIG_IS_ENABLED(DM_MMC)
304/*
305 * Sends a command out on the bus. Takes the mmc pointer,
306 * a command pointer, and an optional data pointer.
307 */
308static int
309mxsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
310{
311 struct mxsmmc_priv *priv = mmc->priv;
312 struct mxs_ssp_regs *ssp_regs = priv->regs;
313#else
314static int
315mxsmmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, struct mmc_data *data)
316{
317 struct mxsmmc_platdata *plat = dev_get_platdata(dev);
318 struct mxsmmc_priv *priv = dev_get_priv(dev);
319 struct mxs_ssp_regs *ssp_regs = priv->regs;
320 struct mmc *mmc = &plat->mmc;
321#endif
322 uint32_t reg;
323 int timeout;
324 uint32_t ctrl0;
325 int ret;
326#if !CONFIG_IS_ENABLED(DM_MMC)
327 int devnum = mmc->block_dev.devnum;
328#else
329 int devnum = mmc_get_blk_desc(mmc)->devnum;
330#endif
331 debug("MMC%d: CMD%d\n", devnum, cmd->cmdidx);
332
333 /* Check bus busy */
334 timeout = MXSMMC_MAX_TIMEOUT;
335 while (--timeout) {
336 udelay(1000);
337 reg = readl(&ssp_regs->hw_ssp_status);
338 if (!(reg &
339 (SSP_STATUS_BUSY | SSP_STATUS_DATA_BUSY |
340 SSP_STATUS_CMD_BUSY))) {
341 break;
342 }
343 }
344
345 if (!timeout) {
346 printf("MMC%d: Bus busy timeout!\n", devnum);
347 return -ETIMEDOUT;
348 }
349#if !CONFIG_IS_ENABLED(DM_MMC)
350 /* See if card is present */
351 if (!mxsmmc_cd(priv)) {
352 printf("MMC%d: No card detected!\n", devnum);
353 return -ENOMEDIUM;
354 }
355#endif
356 /* Start building CTRL0 contents */
357 ctrl0 = priv->buswidth;
358
359 /* Set up command */
360 if (!(cmd->resp_type & MMC_RSP_CRC))
361 ctrl0 |= SSP_CTRL0_IGNORE_CRC;
362 if (cmd->resp_type & MMC_RSP_PRESENT) /* Need to get response */
363 ctrl0 |= SSP_CTRL0_GET_RESP;
364 if (cmd->resp_type & MMC_RSP_136) /* It's a 136 bits response */
365 ctrl0 |= SSP_CTRL0_LONG_RESP;
366
367 if (data && (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER))
368 writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
369 else
370 writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
371
372 /* Command index */
373 reg = readl(&ssp_regs->hw_ssp_cmd0);
374 reg &= ~(SSP_CMD0_CMD_MASK | SSP_CMD0_APPEND_8CYC);
375 reg |= cmd->cmdidx << SSP_CMD0_CMD_OFFSET;
376 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
377 reg |= SSP_CMD0_APPEND_8CYC;
378 writel(reg, &ssp_regs->hw_ssp_cmd0);
379
380 /* Command argument */
381 writel(cmd->cmdarg, &ssp_regs->hw_ssp_cmd1);
382
383 /* Set up data */
384 if (data) {
385 /* READ or WRITE */
386 if (data->flags & MMC_DATA_READ) {
387 ctrl0 |= SSP_CTRL0_READ;
388#if !CONFIG_IS_ENABLED(DM_MMC)
389 } else if (priv->mmc_is_wp &&
390 priv->mmc_is_wp(devnum)) {
391 printf("MMC%d: Can not write a locked card!\n", devnum);
392 return -EOPNOTSUPP;
393#endif
394 }
395 ctrl0 |= SSP_CTRL0_DATA_XFER;
396
397 reg = data->blocksize * data->blocks;
398#if defined(CONFIG_MX23)
399 ctrl0 |= reg & SSP_CTRL0_XFER_COUNT_MASK;
400
401 clrsetbits_le32(&ssp_regs->hw_ssp_cmd0,
402 SSP_CMD0_BLOCK_SIZE_MASK | SSP_CMD0_BLOCK_COUNT_MASK,
403 ((data->blocks - 1) << SSP_CMD0_BLOCK_COUNT_OFFSET) |
404 ((ffs(data->blocksize) - 1) <<
405 SSP_CMD0_BLOCK_SIZE_OFFSET));
406#elif defined(CONFIG_MX28)
407 writel(reg, &ssp_regs->hw_ssp_xfer_size);
408
409 reg = ((data->blocks - 1) <<
410 SSP_BLOCK_SIZE_BLOCK_COUNT_OFFSET) |
411 ((ffs(data->blocksize) - 1) <<
412 SSP_BLOCK_SIZE_BLOCK_SIZE_OFFSET);
413 writel(reg, &ssp_regs->hw_ssp_block_size);
414#endif
415 }
416
417 /* Kick off the command */
418 ctrl0 |= SSP_CTRL0_WAIT_FOR_IRQ | SSP_CTRL0_ENABLE | SSP_CTRL0_RUN;
419 writel(ctrl0, &ssp_regs->hw_ssp_ctrl0);
420
421 /* Wait for the command to complete */
422 timeout = MXSMMC_MAX_TIMEOUT;
423 while (--timeout) {
424 udelay(1000);
425 reg = readl(&ssp_regs->hw_ssp_status);
426 if (!(reg & SSP_STATUS_CMD_BUSY))
427 break;
428 }
429
430 if (!timeout) {
431 printf("MMC%d: Command %d busy\n", devnum, cmd->cmdidx);
432 return -ETIMEDOUT;
433 }
434
435 /* Check command timeout */
436 if (reg & SSP_STATUS_RESP_TIMEOUT) {
Lukasz Majewskicf319142019-09-05 09:55:00 +0200437 debug("MMC%d: Command %d timeout (status 0x%08x)\n",
438 devnum, cmd->cmdidx, reg);
Lukasz Majewski6116f4c2019-09-05 09:54:59 +0200439 return -ETIMEDOUT;
440 }
441
442 /* Check command errors */
443 if (reg & (SSP_STATUS_RESP_CRC_ERR | SSP_STATUS_RESP_ERR)) {
444 printf("MMC%d: Command %d error (status 0x%08x)!\n",
445 devnum, cmd->cmdidx, reg);
446 return -ECOMM;
447 }
448
449 /* Copy response to response buffer */
450 if (cmd->resp_type & MMC_RSP_136) {
451 cmd->response[3] = readl(&ssp_regs->hw_ssp_sdresp0);
452 cmd->response[2] = readl(&ssp_regs->hw_ssp_sdresp1);
453 cmd->response[1] = readl(&ssp_regs->hw_ssp_sdresp2);
454 cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp3);
455 } else
456 cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp0);
457
458 /* Return if no data to process */
459 if (!data)
460 return 0;
461
462 if (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER) {
463 ret = mxsmmc_send_cmd_pio(priv, data);
464 if (ret) {
465 printf("MMC%d: Data timeout with command %d "
466 "(status 0x%08x)!\n", devnum, cmd->cmdidx, reg);
467 return ret;
468 }
469 } else {
470 ret = mxsmmc_send_cmd_dma(priv, data);
471 if (ret) {
472 printf("MMC%d: DMA transfer failed\n", devnum);
473 return ret;
474 }
475 }
476
477 /* Check data errors */
478 reg = readl(&ssp_regs->hw_ssp_status);
479 if (reg &
480 (SSP_STATUS_TIMEOUT | SSP_STATUS_DATA_CRC_ERR |
481 SSP_STATUS_FIFO_OVRFLW | SSP_STATUS_FIFO_UNDRFLW)) {
482 printf("MMC%d: Data error with command %d (status 0x%08x)!\n",
483 devnum, cmd->cmdidx, reg);
484 return -ECOMM;
485 }
486
487 return 0;
488}
489
490#if CONFIG_IS_ENABLED(DM_MMC)
491/* Base numbers of i.MX2[38] clk for ssp0 IP block */
492#define MXS_SSP_IMX23_CLKID_SSP0 33
493#define MXS_SSP_IMX28_CLKID_SSP0 46
494
495static int mxsmmc_get_cd(struct udevice *dev)
496{
497 struct mxsmmc_platdata *plat = dev_get_platdata(dev);
498 struct mxsmmc_priv *priv = dev_get_priv(dev);
499 struct mxs_ssp_regs *ssp_regs = priv->regs;
500
501 if (plat->non_removable)
502 return 1;
503
504 return !(readl(&ssp_regs->hw_ssp_status) & SSP_STATUS_CARD_DETECT);
505}
506
507static int mxsmmc_set_ios(struct udevice *dev)
508{
509 struct mxsmmc_platdata *plat = dev_get_platdata(dev);
510 struct mxsmmc_priv *priv = dev_get_priv(dev);
511 struct mxs_ssp_regs *ssp_regs = priv->regs;
512 struct mmc *mmc = &plat->mmc;
513
514 /* Set the clock speed */
515 if (mmc->clock)
516 mxs_set_ssp_busclock(priv->clkid, mmc->clock / 1000);
517
518 switch (mmc->bus_width) {
519 case 1:
520 priv->buswidth = SSP_CTRL0_BUS_WIDTH_ONE_BIT;
521 break;
522 case 4:
523 priv->buswidth = SSP_CTRL0_BUS_WIDTH_FOUR_BIT;
524 break;
525 case 8:
526 priv->buswidth = SSP_CTRL0_BUS_WIDTH_EIGHT_BIT;
527 break;
528 }
529
530 /* Set the bus width */
531 clrsetbits_le32(&ssp_regs->hw_ssp_ctrl0,
532 SSP_CTRL0_BUS_WIDTH_MASK, priv->buswidth);
533
534 debug("MMC%d: Set %d bits bus width\n", mmc_get_blk_desc(mmc)->devnum,
535 mmc->bus_width);
536
537 return 0;
538}
539
540static int mxsmmc_init(struct udevice *dev)
541{
542 struct mxsmmc_priv *priv = dev_get_priv(dev);
543 struct mxs_ssp_regs *ssp_regs = priv->regs;
544
545 /* Reset SSP */
546 mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
547
548 /* Reconfigure the SSP block for MMC operation */
549 writel(SSP_CTRL1_SSP_MODE_SD_MMC |
550 SSP_CTRL1_WORD_LENGTH_EIGHT_BITS |
551 SSP_CTRL1_DMA_ENABLE |
552 SSP_CTRL1_POLARITY |
553 SSP_CTRL1_RECV_TIMEOUT_IRQ_EN |
554 SSP_CTRL1_DATA_CRC_IRQ_EN |
555 SSP_CTRL1_DATA_TIMEOUT_IRQ_EN |
556 SSP_CTRL1_RESP_TIMEOUT_IRQ_EN |
557 SSP_CTRL1_RESP_ERR_IRQ_EN,
558 &ssp_regs->hw_ssp_ctrl1_set);
559
560 /* Set initial bit clock 400 KHz */
561 mxs_set_ssp_busclock(priv->clkid, 400);
562
563 /* Send initial 74 clock cycles (185 us @ 400 KHz)*/
564 writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_set);
565 udelay(200);
566 writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_clr);
567
568 return 0;
569}
570
571static int mxsmmc_probe(struct udevice *dev)
572{
573 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
574 struct mxsmmc_platdata *plat = dev_get_platdata(dev);
575 struct mxsmmc_priv *priv = dev_get_priv(dev);
576 struct blk_desc *bdesc;
577 struct mmc *mmc;
578 int ret, clkid;
579
580 debug("%s: probe\n", __func__);
581
582#if CONFIG_IS_ENABLED(OF_PLATDATA)
583 struct dtd_fsl_imx_mmc *dtplat = &plat->dtplat;
584 struct phandle_1_arg *p1a = &dtplat->clocks[0];
585
586 priv->buswidth = dtplat->bus_width;
587 priv->regs = (struct mxs_ssp_regs *)dtplat->reg[0];
588 priv->dma_channel = dtplat->dmas[1];
589 clkid = p1a->arg[0];
590 plat->non_removable = dtplat->non_removable;
591
592 debug("OF_PLATDATA: regs: 0x%p bw: %d clkid: %d non_removable: %d\n",
593 priv->regs, priv->buswidth, clkid, plat->non_removable);
594#else
595 priv->regs = (struct mxs_ssp_regs *)plat->base;
596 priv->dma_channel = plat->dma_id;
597 clkid = plat->clk_id;
598#endif
599
600#ifdef CONFIG_MX28
601 priv->clkid = clkid - MXS_SSP_IMX28_CLKID_SSP0;
602#else /* CONFIG_MX23 */
603 priv->clkid = clkid - MXS_SSP_IMX23_CLKID_SSP0;
604#endif
605 mmc = &plat->mmc;
606 mmc->cfg = &plat->cfg;
607 mmc->dev = dev;
608
609 priv->desc = mxs_dma_desc_alloc();
610 if (!priv->desc) {
611 printf("%s: Cannot allocate DMA descriptor\n", __func__);
612 return -ENOMEM;
613 }
614
615 ret = mxs_dma_init_channel(priv->dma_channel);
616 if (ret)
617 return ret;
618
619 plat->cfg.name = "MXS MMC";
620 plat->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
621
622 plat->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT |
623 MMC_MODE_HS_52MHz | MMC_MODE_HS;
624
625 /*
626 * SSPCLK = 480 * 18 / 29 / 1 = 297.731 MHz
627 * SSP bit rate = SSPCLK / (CLOCK_DIVIDE * (1 + CLOCK_RATE)),
628 * CLOCK_DIVIDE has to be an even value from 2 to 254, and
629 * CLOCK_RATE could be any integer from 0 to 255.
630 */
631 plat->cfg.f_min = 400000;
632 plat->cfg.f_max = mxc_get_clock(MXC_SSP0_CLK + priv->clkid) * 1000 / 2;
633 plat->cfg.b_max = 0x20;
634
635 bdesc = mmc_get_blk_desc(mmc);
636 if (!bdesc) {
637 printf("%s: No block device descriptor!\n", __func__);
638 return -ENODEV;
639 }
640
641 if (plat->non_removable)
642 bdesc->removable = 0;
643
644 ret = mxsmmc_init(dev);
645 if (ret)
646 printf("%s: MMC%d init error %d\n", __func__,
647 bdesc->devnum, ret);
648
649 /* Set the initial clock speed */
650 mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE);
651
652 upriv->mmc = mmc;
653
654 return 0;
655};
656
657#if CONFIG_IS_ENABLED(BLK)
658static int mxsmmc_bind(struct udevice *dev)
659{
660 struct mxsmmc_platdata *plat = dev_get_platdata(dev);
661
662 return mmc_bind(dev, &plat->mmc, &plat->cfg);
663}
664#endif
665
666static const struct dm_mmc_ops mxsmmc_ops = {
667 .get_cd = mxsmmc_get_cd,
668 .send_cmd = mxsmmc_send_cmd,
669 .set_ios = mxsmmc_set_ios,
670};
671
672#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
673static int mxsmmc_ofdata_to_platdata(struct udevice *bus)
674{
675 struct mxsmmc_platdata *plat = bus->platdata;
676 u32 prop[2];
677 int ret;
678
679 plat->base = dev_read_addr(bus);
680 plat->buswidth =
681 dev_read_u32_default(bus, "bus-width", 1);
682 plat->non_removable = dev_read_bool(bus, "non-removable");
683
684 ret = dev_read_u32_array(bus, "dmas", prop, ARRAY_SIZE(prop));
685 if (ret) {
686 printf("%s: Reading 'dmas' property failed!\n", __func__);
687 return ret;
688 }
689 plat->dma_id = prop[1];
690
691 ret = dev_read_u32_array(bus, "clocks", prop, ARRAY_SIZE(prop));
692 if (ret) {
693 printf("%s: Reading 'clocks' property failed!\n", __func__);
694 return ret;
695 }
696 plat->clk_id = prop[1];
697
698 debug("%s: base=0x%x, bus_width=%d %s dma_id=%d clk_id=%d\n",
699 __func__, (uint)plat->base, plat->buswidth,
700 plat->non_removable ? "non-removable" : NULL,
701 plat->dma_id, plat->clk_id);
702
703 return 0;
704}
705
706static const struct udevice_id mxsmmc_ids[] = {
707 { .compatible = "fsl,imx23-mmc", },
708 { .compatible = "fsl,imx28-mmc", },
709 { /* sentinel */ }
710};
711#endif
712
713U_BOOT_DRIVER(mxsmmc) = {
714#ifdef CONFIG_MX28
715 .name = "fsl_imx28_mmc",
716#else /* CONFIG_MX23 */
717 .name = "fsl_imx23_mmc",
718#endif
719 .id = UCLASS_MMC,
720#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
721 .of_match = mxsmmc_ids,
722 .ofdata_to_platdata = mxsmmc_ofdata_to_platdata,
723#endif
724 .ops = &mxsmmc_ops,
725#if CONFIG_IS_ENABLED(BLK)
726 .bind = mxsmmc_bind,
727#endif
728 .probe = mxsmmc_probe,
729 .priv_auto_alloc_size = sizeof(struct mxsmmc_priv),
730 .platdata_auto_alloc_size = sizeof(struct mxsmmc_platdata),
731};
732
733#endif /* CONFIG_DM_MMC */