blob: 1199fa3151cdae9c4615a22fc302257eae56107e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
jason6af3a0e2013-11-06 22:59:08 +08002/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liew6d33c6a2008-07-23 17:11:47 -05003 * Hayden Fraser (Hayden.Fraser@freescale.com)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -05004 */
5
6#ifndef _M5253DEMO_H
7#define _M5253DEMO_H
8
TsiChung Liew6d33c6a2008-07-23 17:11:47 -05009#define CONFIG_MCFTMR
10
11#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020012#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050013
14#undef CONFIG_WATCHDOG /* disable watchdog */
15
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050016
17/* Configuration for environment
18 * Environment is embedded in u-boot in the second sector of the flash
19 */
20#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020021# define CONFIG_ENV_OFFSET 0x4000
22# define CONFIG_ENV_SECT_SIZE 0x1000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050023#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020025# define CONFIG_ENV_SECT_SIZE 0x1000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050026#endif
27
angelo@sysam.it5296cb12015-03-29 22:54:16 +020028#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060029 . = DEFINED(env_offset) ? env_offset : .; \
30 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020031
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050032/*
33 * Command line configuration.
34 */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050035
Simon Glassfc843a02017-05-17 03:25:30 -060036#ifdef CONFIG_IDE
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050037/* ATA */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050038# define CONFIG_IDE_RESET 1
39# define CONFIG_IDE_PREINIT 1
40# define CONFIG_ATAPI
41# undef CONFIG_LBA48
42
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043# define CONFIG_SYS_IDE_MAXBUS 1
44# define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050045
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046# define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
47# define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050048
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049# define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
50# define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
51# define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
52# define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050053#endif
54
55#define CONFIG_DRIVER_DM9000
56#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew012522f2008-10-21 10:03:07 +000057# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050058# define DM9000_IO CONFIG_DM9000_BASE
59# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
60# undef CONFIG_DM9000_DEBUG
Jason Jinf73e7d62011-08-19 10:18:15 +080061# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050062
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050063# define CONFIG_OVERWRITE_ETHADDR_ONCE
64
65# define CONFIG_EXTRA_ENV_SETTINGS \
66 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020067 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050068 "loadaddr=10000\0" \
69 "u-boot=u-boot.bin\0" \
70 "load=tftp ${loadaddr) ${u-boot}\0" \
71 "upd=run load; run prog\0" \
TsiChung Liewac265f72010-03-10 11:56:36 -060072 "prog=prot off 0xff800000 0xff82ffff;" \
73 "era 0xff800000 0xff82ffff;" \
TsiChung Liewf26a2472010-03-15 19:39:21 -050074 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050075 "save\0" \
76 ""
77#endif
78
Mario Six5bc05432018-03-28 14:38:20 +020079#define CONFIG_HOSTNAME "M5253DEMO"
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050080
TsiChung Lieweec567a2008-08-19 03:01:19 +060081/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020082#define CONFIG_SYS_I2C
83#define CONFIG_SYS_I2C_FSL
84#define CONFIG_SYS_FSL_I2C_SPEED 80000
85#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
86#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
88#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
89#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
90#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Lieweec567a2008-08-19 03:01:19 +060091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050093
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_MEMTEST_START 0x400
95#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050096
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
98#define CONFIG_SYS_FAST_CLK
99#ifdef CONFIG_SYS_FAST_CLK
100# define CONFIG_SYS_PLLCR 0x1243E054
101# define CONFIG_SYS_CLK 140000000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500102#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103# define CONFIG_SYS_PLLCR 0x135a4140
104# define CONFIG_SYS_CLK 70000000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500105#endif
106
107/*
108 * Low Level Configuration Settings
109 * (address mappings, register initial values, etc.)
110 * You should know what you are doing if you make changes here.
111 */
112
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
114#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500115
116/*
117 * Definitions for initial stack pointer and data area (in DPRAM)
118 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200120#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200121#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500123
124/*
125 * Start addresses for the final memory configuration
126 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500128 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_SDRAM_BASE 0x00000000
130#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500131
132#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133# define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500134#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500136#endif
137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_MONITOR_LEN 0x40000
139#define CONFIG_SYS_MALLOC_LEN (256 << 10)
140#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500141
142/*
143 * For booting Linux, the board info and command line data
144 * have to be in the first 8 MB of memory, since this is
145 * the maximum mapped by the Linux kernel during initialization ??
146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000148#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500149
150/* FLASH organization */
TsiChung Liew012522f2008-10-21 10:03:07 +0000151#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
153#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
154#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500155
156#define FLASH_SST6401B 0x200
157#define SST_ID_xF6401B 0x236D236D
158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500160/*
161 * Unable to use CFI driver, due to incompatible sector erase command by SST.
162 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
163 * 0x30 is block erase in SST
164 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165# define CONFIG_SYS_FLASH_SIZE 0x800000
166# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500167# define CONFIG_FLASH_CFI_LEGACY
168#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169# define CONFIG_SYS_SST_SECT 2048
170# define CONFIG_SYS_SST_SECTSZ 0x1000
171# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500172#endif
173
174/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500176
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600177#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200178 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600179#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200180 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600181#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
182#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
183 CF_ADDRMASK(8) | \
184 CF_ACR_EN | CF_ACR_SM_ALL)
185#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
186 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
187 CF_ACR_EN | CF_ACR_SM_ALL)
188#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
189 CF_CACR_DBWE)
190
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500191/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500193
TsiChung Liew012522f2008-10-21 10:03:07 +0000194#define CONFIG_SYS_CS0_BASE 0xFF800000
195#define CONFIG_SYS_CS0_MASK 0x007F0021
196#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500197
TsiChung Liew012522f2008-10-21 10:03:07 +0000198#define CONFIG_SYS_CS1_BASE 0xE0000000
199#define CONFIG_SYS_CS1_MASK 0x00000001
200#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500201
202/*-----------------------------------------------------------------------
203 * Port configuration
204 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
206#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
207#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
208#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
209#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
210#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
211#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500212
213#endif /* _M5253DEMO_H */