blob: 5d978747fe8ae5fc8faac0261aa607563f0275ed [file] [log] [blame]
jason6af3a0e2013-11-06 22:59:08 +08001/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liew6d33c6a2008-07-23 17:11:47 -05002 * Hayden Fraser (Hayden.Fraser@freescale.com)
3 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liew6d33c6a2008-07-23 17:11:47 -05005 */
6
7#ifndef _M5253DEMO_H
8#define _M5253DEMO_H
9
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050010#define CONFIG_M5253DEMO /* define board type */
11
12#define CONFIG_MCFTMR
13
14#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020015#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050016#define CONFIG_BAUDRATE 115200
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050017
18#undef CONFIG_WATCHDOG /* disable watchdog */
19
20#define CONFIG_BOOTDELAY 5
21
22/* Configuration for environment
23 * Environment is embedded in u-boot in the second sector of the flash
24 */
25#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020026# define CONFIG_ENV_OFFSET 0x4000
27# define CONFIG_ENV_SECT_SIZE 0x1000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020028# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050029#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020030# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020031# define CONFIG_ENV_SECT_SIZE 0x1000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020032# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050033#endif
34
angelo@sysam.it5296cb12015-03-29 22:54:16 +020035#define LDS_BOARD_TEXT \
36 . = DEFINED(env_offset) ? env_offset : .; \
37 common/env_embedded.o (.text*);
38
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050039/*
40 * Command line configuration.
41 */
42#include <config_cmd_default.h>
43
TsiChung Liewdd9f0542010-03-11 22:12:53 -060044#define CONFIG_CMD_CACHE
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050045#define CONFIG_CMD_LOADB
46#define CONFIG_CMD_LOADS
47#define CONFIG_CMD_EXT2
48#define CONFIG_CMD_FAT
49#define CONFIG_CMD_IDE
50#define CONFIG_CMD_MEMORY
51#define CONFIG_CMD_MISC
52#define CONFIG_CMD_PING
53
54#ifdef CONFIG_CMD_IDE
55/* ATA */
56# define CONFIG_DOS_PARTITION
57# define CONFIG_MAC_PARTITION
58# define CONFIG_IDE_RESET 1
59# define CONFIG_IDE_PREINIT 1
60# define CONFIG_ATAPI
61# undef CONFIG_LBA48
62
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063# define CONFIG_SYS_IDE_MAXBUS 1
64# define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050065
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066# define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
67# define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050068
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069# define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
70# define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
71# define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
72# define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050073#endif
74
75#define CONFIG_DRIVER_DM9000
76#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew012522f2008-10-21 10:03:07 +000077# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050078# define DM9000_IO CONFIG_DM9000_BASE
79# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
80# undef CONFIG_DM9000_DEBUG
Jason Jinf73e7d62011-08-19 10:18:15 +080081# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050082
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050083# define CONFIG_OVERWRITE_ETHADDR_ONCE
84
85# define CONFIG_EXTRA_ENV_SETTINGS \
86 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020087 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050088 "loadaddr=10000\0" \
89 "u-boot=u-boot.bin\0" \
90 "load=tftp ${loadaddr) ${u-boot}\0" \
91 "upd=run load; run prog\0" \
TsiChung Liewac265f72010-03-10 11:56:36 -060092 "prog=prot off 0xff800000 0xff82ffff;" \
93 "era 0xff800000 0xff82ffff;" \
TsiChung Liewf26a2472010-03-15 19:39:21 -050094 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050095 "save\0" \
96 ""
97#endif
98
99#define CONFIG_HOSTNAME M5253DEMO
100
TsiChung Lieweec567a2008-08-19 03:01:19 +0600101/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200102#define CONFIG_SYS_I2C
103#define CONFIG_SYS_I2C_FSL
104#define CONFIG_SYS_FSL_I2C_SPEED 80000
105#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
106#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
108#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
109#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
110#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Lieweec567a2008-08-19 03:01:19 +0600111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500113
114#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500116#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500118#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
120#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
121#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_MEMTEST_START 0x400
126#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
129#define CONFIG_SYS_FAST_CLK
130#ifdef CONFIG_SYS_FAST_CLK
131# define CONFIG_SYS_PLLCR 0x1243E054
132# define CONFIG_SYS_CLK 140000000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500133#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134# define CONFIG_SYS_PLLCR 0x135a4140
135# define CONFIG_SYS_CLK 70000000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500136#endif
137
138/*
139 * Low Level Configuration Settings
140 * (address mappings, register initial values, etc.)
141 * You should know what you are doing if you make changes here.
142 */
143
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
145#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500146
147/*
148 * Definitions for initial stack pointer and data area (in DPRAM)
149 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200151#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200152#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500154
155/*
156 * Start addresses for the final memory configuration
157 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500159 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_SDRAM_BASE 0x00000000
161#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500162
163#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164# define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500165#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500167#endif
168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_MONITOR_LEN 0x40000
170#define CONFIG_SYS_MALLOC_LEN (256 << 10)
171#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500172
173/*
174 * For booting Linux, the board info and command line data
175 * have to be in the first 8 MB of memory, since this is
176 * the maximum mapped by the Linux kernel during initialization ??
177 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000179#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500180
181/* FLASH organization */
TsiChung Liew012522f2008-10-21 10:03:07 +0000182#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
184#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
185#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500186
187#define FLASH_SST6401B 0x200
188#define SST_ID_xF6401B 0x236D236D
189
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#undef CONFIG_SYS_FLASH_CFI
191#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500192/*
193 * Unable to use CFI driver, due to incompatible sector erase command by SST.
194 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
195 * 0x30 is block erase in SST
196 */
Jean-Christophe PLAGNIOL-VILLARD0de0afb2008-08-15 18:32:41 +0200197# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198# define CONFIG_SYS_FLASH_SIZE 0x800000
199# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500200# define CONFIG_FLASH_CFI_LEGACY
201#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202# define CONFIG_SYS_SST_SECT 2048
203# define CONFIG_SYS_SST_SECTSZ 0x1000
204# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500205#endif
206
207/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500209
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600210#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200211 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600212#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200213 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600214#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
215#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
216 CF_ADDRMASK(8) | \
217 CF_ACR_EN | CF_ACR_SM_ALL)
218#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
219 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
220 CF_ACR_EN | CF_ACR_SM_ALL)
221#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
222 CF_CACR_DBWE)
223
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500224/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500226
TsiChung Liew012522f2008-10-21 10:03:07 +0000227#define CONFIG_SYS_CS0_BASE 0xFF800000
228#define CONFIG_SYS_CS0_MASK 0x007F0021
229#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500230
TsiChung Liew012522f2008-10-21 10:03:07 +0000231#define CONFIG_SYS_CS1_BASE 0xE0000000
232#define CONFIG_SYS_CS1_MASK 0x00000001
233#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500234
235/*-----------------------------------------------------------------------
236 * Port configuration
237 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
239#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
240#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
241#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
242#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
243#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
244#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500245
246#endif /* _M5253DEMO_H */