blob: d79cbf7791aef27d8cab337a0f3b3a83a1a5d7b1 [file] [log] [blame]
Heiko Schocher9acb6262006-04-20 08:42:42 +02001/*
Jens Scharsigeb0b43f2012-05-02 00:57:08 +00002 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
Heiko Schocher9acb6262006-04-20 08:42:42 +02003 *
Jens Scharsig35cf3b52009-07-24 10:31:48 +02004 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocher9acb6262006-04-20 08:42:42 +02005 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Heiko Schocher9acb6262006-04-20 08:42:42 +02007 */
8
Jens Scharsigeb0b43f2012-05-02 00:57:08 +00009#ifndef _CONFIG_EB_CPU5282_H_
10#define _CONFIG_EB_CPU5282_H_
Heiko Schocher9acb6262006-04-20 08:42:42 +020011
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020012#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkb1d71352006-06-10 22:00:40 +020013
Jens Scharsig35cf3b52009-07-24 10:31:48 +020014/*----------------------------------------------------------------------*
15 * High Level Configuration Options (easy to change) *
16 *----------------------------------------------------------------------*/
Heiko Schocher9acb6262006-04-20 08:42:42 +020017
Heiko Schocher9acb6262006-04-20 08:42:42 +020018#define CONFIG_MISC_INIT_R
19
TsiChungLiew870470d2007-08-15 19:55:10 -050020#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
Heiko Schocher9acb6262006-04-20 08:42:42 +020022
Jens Scharsig35cf3b52009-07-24 10:31:48 +020023#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocher9acb6262006-04-20 08:42:42 +020024
25#define CONFIG_BOOTCOMMAND "printenv"
26
Jens Scharsig35cf3b52009-07-24 10:31:48 +020027/*----------------------------------------------------------------------*
28 * Options *
29 *----------------------------------------------------------------------*/
30
31#define CONFIG_BOOT_RETRY_TIME -1
32#define CONFIG_RESET_TO_RETRY
33#define CONFIG_SPLASH_SCREEN
34
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000035#define CONFIG_HW_WATCHDOG
36
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000037#define STATUS_LED_ACTIVE 0
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000038
Jens Scharsig35cf3b52009-07-24 10:31:48 +020039/*----------------------------------------------------------------------*
40 * Configuration for environment *
41 * Environment is in the second sector of the first 256k of flash *
42 *----------------------------------------------------------------------*/
43
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000044#define CONFIG_ENV_ADDR 0xFF040000
45#define CONFIG_ENV_SECT_SIZE 0x00020000
Heiko Schocher9acb6262006-04-20 08:42:42 +020046
Jon Loeligerdcaa7152007-07-07 20:56:05 -050047/*
Jon Loeliger11799432007-07-10 09:02:57 -050048 * BOOTP options
49 */
50#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger11799432007-07-10 09:02:57 -050051
Jon Loeliger11799432007-07-10 09:02:57 -050052/*
Jon Loeligerdcaa7152007-07-07 20:56:05 -050053 * Command line configuration.
54 */
Jon Loeligerdcaa7152007-07-07 20:56:05 -050055
TsiChung Liew0e0c4352008-07-09 15:21:44 -050056#define CONFIG_MCFTMR
57
Jens Scharsig35cf3b52009-07-24 10:31:48 +020058#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jens Scharsig35cf3b52009-07-24 10:31:48 +020059#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schocher9acb6262006-04-20 08:42:42 +020060
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_LOAD_ADDR 0x20000
Heiko Schocher9acb6262006-04-20 08:42:42 +020062
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_MEMTEST_START 0x100000
64#define CONFIG_SYS_MEMTEST_END 0x400000
65/*#define CONFIG_SYS_DRAM_TEST 1 */
66#undef CONFIG_SYS_DRAM_TEST
Heiko Schocher9acb6262006-04-20 08:42:42 +020067
Jens Scharsig35cf3b52009-07-24 10:31:48 +020068/*----------------------------------------------------------------------*
69 * Clock and PLL Configuration *
70 *----------------------------------------------------------------------*/
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000071#define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */
Heiko Schocher9acb6262006-04-20 08:42:42 +020072
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000073/* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
Heiko Schocher9acb6262006-04-20 08:42:42 +020074
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000075#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
Jens Scharsig35cf3b52009-07-24 10:31:48 +020076#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocher9acb6262006-04-20 08:42:42 +020077
Jens Scharsig35cf3b52009-07-24 10:31:48 +020078/*----------------------------------------------------------------------*
79 * Network *
80 *----------------------------------------------------------------------*/
81
82#define CONFIG_MCFFEC
Jens Scharsig35cf3b52009-07-24 10:31:48 +020083#define CONFIG_MII 1
84#define CONFIG_MII_INIT 1
85#define CONFIG_SYS_DISCOVER_PHY
86#define CONFIG_SYS_RX_ETH_BUFFER 8
87#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
88
89#define CONFIG_SYS_FEC0_PINMUX 0
90#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
91#define MCFFEC_TOUT_LOOP 50000
92
Jens Scharsig35cf3b52009-07-24 10:31:48 +020093#define CONFIG_OVERWRITE_ETHADDR_ONCE
94
95/*-------------------------------------------------------------------------
Heiko Schocher9acb6262006-04-20 08:42:42 +020096 * Low Level Configuration Settings
97 * (address mappings, register initial values, etc.)
98 * You should know what you are doing if you make changes here.
Jens Scharsig35cf3b52009-07-24 10:31:48 +020099 *-----------------------------------------------------------------------*/
100
101#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200102
Heiko Schocher9acb6262006-04-20 08:42:42 +0200103/*-----------------------------------------------------------------------
104 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200105 *-----------------------------------------------------------------------*/
106
107#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000108#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200109#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200110 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocher9acb6262006-04-20 08:42:42 +0200112
113/*-----------------------------------------------------------------------
114 * Start addresses for the final memory configuration
115 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocher9acb6262006-04-20 08:42:42 +0200117 */
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000118#define CONFIG_SYS_SDRAM_BASE0 0x00000000
119#define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200120
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000121#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0
122#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0
Heiko Schocher9acb6262006-04-20 08:42:42 +0200123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_MONITOR_LEN 0x20000
Jens Scharsig (BuS Elektronik)8c894432013-09-23 08:26:41 +0200125#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Heiko Schocher9acb6262006-04-20 08:42:42 +0200127
128/*
129 * For booting Linux, the board info and command line data
130 * have to be in the first 8 MB of memory, since this is
131 * the maximum mapped by the Linux kernel during initialization ??
132 */
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200133#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200134
135/*-----------------------------------------------------------------------
136 * FLASH organization
137 */
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000138#define CONFIG_FLASH_SHOW_PROGRESS 45
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200139
140#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
141#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
142#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
143
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000144#define CONFIG_SYS_MAX_FLASH_SECT 128
145#define CONFIG_SYS_MAX_FLASH_BANKS 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
147#define CONFIG_SYS_FLASH_PROTECTION
Heiko Schocher9acb6262006-04-20 08:42:42 +0200148
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000149#define CONFIG_SYS_FLASH_CFI
150#define CONFIG_FLASH_CFI_DRIVER
151#define CONFIG_SYS_FLASH_SIZE 16*1024*1024
152#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
153
154#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
155
Heiko Schocher9acb6262006-04-20 08:42:42 +0200156/*-----------------------------------------------------------------------
157 * Cache Configuration
158 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_CACHELINE_SIZE 16
Heiko Schocher9acb6262006-04-20 08:42:42 +0200160
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600161#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200162 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600163#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200164 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600165#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
166#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
167 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
168 CF_ACR_EN | CF_ACR_SM_ALL)
169#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
170 CF_CACR_CEIB | CF_CACR_DBWE | \
171 CF_CACR_EUSP)
172
Heiko Schocher9acb6262006-04-20 08:42:42 +0200173/*-----------------------------------------------------------------------
174 * Memory bank definitions
175 */
176
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000177#define CONFIG_SYS_CS0_BASE 0xFF000000
TsiChung Liew012522f2008-10-21 10:03:07 +0000178#define CONFIG_SYS_CS0_CTRL 0x00001980
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000179#define CONFIG_SYS_CS0_MASK 0x00FF0001
Heiko Schocher9acb6262006-04-20 08:42:42 +0200180
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000181#define CONFIG_SYS_CS2_BASE 0xE0000000
182#define CONFIG_SYS_CS2_CTRL 0x00001980
183#define CONFIG_SYS_CS2_MASK 0x000F0001
184
185#define CONFIG_SYS_CS3_BASE 0xE0100000
186#define CONFIG_SYS_CS3_CTRL 0x00001980
TsiChung Liew012522f2008-10-21 10:03:07 +0000187#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocher9acb6262006-04-20 08:42:42 +0200188
189/*-----------------------------------------------------------------------
190 * Port configuration
191 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
193#define CONFIG_SYS_PADDR 0x0000000
194#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
197#define CONFIG_SYS_PBDDR 0x0000000
198#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
201#define CONFIG_SYS_PCDDR 0x0000000
202#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
205#define CONFIG_SYS_PCDDR 0x0000000
206#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200207
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000208#define CONFIG_SYS_PASPAR 0x0F0F
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200210#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_DDRUA 0x05
212#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocher9acb6262006-04-20 08:42:42 +0200213
214/*-----------------------------------------------------------------------
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000215 * I2C
216 */
217
Heiko Schocher00f792e2012-10-24 13:48:22 +0200218#define CONFIG_SYS_I2C
219#define CONFIG_SYS_I2C_FSL
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000220
Heiko Schocher00f792e2012-10-24 13:48:22 +0200221#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000222#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
223
Heiko Schocher00f792e2012-10-24 13:48:22 +0200224#define CONFIG_SYS_FSL_I2C_SPEED 100000
225#define CONFIG_SYS_FSL_I2C_SLAVE 0
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000226
227#ifdef CONFIG_CMD_DATE
228#define CONFIG_RTC_DS1338
229#define CONFIG_I2C_RTC_ADDR 0x68
230#endif
231
232/*-----------------------------------------------------------------------
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200233 * VIDEO configuration
Heiko Schocher9acb6262006-04-20 08:42:42 +0200234 */
235
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200236#ifdef CONFIG_VIDEO
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000237#define CONFIG_VIDEO_VCXK 1
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200238
239#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
240#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000241#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200242
243#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
244#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
245#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
246
247#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
248#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
249#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
250
251#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
252#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
253#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
254
255#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
256#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
257#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
258
259#endif /* CONFIG_VIDEO */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200260#endif /* _CONFIG_M5282EVB_H */
261/*---------------------------------------------------------------------*/