blob: 07f31d52c07a5db3f0ccb4f342a1e4dbe5f6ea52 [file] [log] [blame]
Heiko Schocher9acb6262006-04-20 08:42:42 +02001/*
2 * Configuation settings for the BuS EB+MCF-EV123 boards.
3 *
4 * (C) Copyright 2005 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef _CONFIG_EB_MCF_EV123_H_
26#define _CONFIG_EB_MCF_EV123_H_
27
28#define CONFIG_EB_MCF_EV123
29
30#undef DEBUG
31#undef CFG_HALT_BEFOR_RAM_JUMP
32#undef ET_DEBUG
Wolfgang Denkb1d71352006-06-10 22:00:40 +020033
Heiko Schocher9acb6262006-04-20 08:42:42 +020034/*
35 * High Level Configuration Options (easy to change)
36 */
37
38#define CONFIG_MCF52x2 /* define processor family */
39#define CONFIG_M5282 /* define processor type */
40
41#define CONFIG_MISC_INIT_R
42
43#define FEC_ENET
44#define CONFIG_ETHADDR 00:CF:52:82:EB:01
45
46#define CONFIG_BAUDRATE 9600
47#define CFG_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
48
49#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
50
51#define CONFIG_BOOTCOMMAND "printenv"
52
53/* Configuration for environment
54 * Environment is embedded in u-boot in the second sector of the flash
55 */
56#ifndef CONFIG_MONITOR_IS_IN_RAM
57#define CFG_ENV_ADDR 0xF003C000 /* End of 256K */
58#define CFG_ENV_SECT_SIZE 0x4000
59#define CFG_ENV_IS_IN_FLASH 1
60/*
61#define CFG_ENV_IS_EMBEDDED 1
62#define CFG_ENV_ADDR_REDUND 0xF0018000
63#define CFG_ENV_SECT_SIZE_REDUND 0x4000
64*/
65#else
66#define CFG_ENV_ADDR 0xFFE04000
67#define CFG_ENV_SECT_SIZE 0x2000
68#define CFG_ENV_IS_IN_FLASH 1
69#endif
70
Heiko Schocher9acb6262006-04-20 08:42:42 +020071
Jon Loeligerdcaa7152007-07-07 20:56:05 -050072/*
73 * Command line configuration.
74 */
75#include <config_cmd_default.h>
76
77#undef CONFIG_CMD_LOADB
78
Heiko Schocher9acb6262006-04-20 08:42:42 +020079
80#define CONFIG_BOOTDELAY 5
81#define CFG_PROMPT "\nEV123 U-Boot> "
82#define CFG_LONGHELP /* undef to save memory */
83
Jon Loeligerdcaa7152007-07-07 20:56:05 -050084#if defined(CONFIG_CMD_KGDB)
Heiko Schocher9acb6262006-04-20 08:42:42 +020085#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
86#else
87#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
88#endif
89#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
90#define CFG_MAXARGS 16 /* max number of command args */
91#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
92
93#define CFG_LOAD_ADDR 0x20000
94
95#define CFG_MEMTEST_START 0x100000
96#define CFG_MEMTEST_END 0x400000
97/*#define CFG_DRAM_TEST 1 */
98#undef CFG_DRAM_TEST
99
100/* Clock and PLL Configuration */
Wolfgang Denkb1d71352006-06-10 22:00:40 +0200101#define CFG_HZ 10000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200102#define CFG_CLK 58982400 /* 9,8304MHz * 6 */
103
104/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
105
Wolfgang Denkb1d71352006-06-10 22:00:40 +0200106#define CFG_MFD 0x01 /* PLL Multiplication Factor Devider */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200107#define CFG_RFD 0x00 /* PLL Reduce Frecuency Devider */
108
109/*
110 * Low Level Configuration Settings
111 * (address mappings, register initial values, etc.)
112 * You should know what you are doing if you make changes here.
113 */
114#define CFG_MBAR 0x40000000
115
116#define CFG_DISCOVER_PHY
117/* #define CFG_ENET_BD_BASE 0x380000 */
118
119/*-----------------------------------------------------------------------
120 * Definitions for initial stack pointer and data area (in DPRAM)
121 */
122#define CFG_INIT_RAM_ADDR 0x20000000
123#define CFG_INIT_RAM_END 0x10000 /* End of used area in internal SRAM */
124#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
125#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
126#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
127
128/*-----------------------------------------------------------------------
129 * Start addresses for the final memory configuration
130 * (Set up by the startup code)
131 * Please note that CFG_SDRAM_BASE _must_ start at 0
132 */
133#define CFG_SDRAM_BASE1 0x00000000
134#define CFG_SDRAM_SIZE1 16 /* SDRAM size in MB */
135
136/*
137#define CFG_SDRAM_BASE0 CFG_SDRAM_BASE1+CFG_SDRAM_SIZE1*1024*1024
138#define CFG_SDRAM_SIZE0 16 */ /* SDRAM size in MB */
139
140#define CFG_SDRAM_BASE CFG_SDRAM_BASE1
141#define CFG_SDRAM_SIZE CFG_SDRAM_SIZE1
142
143#define CFG_FLASH_BASE 0xFFE00000
144#define CFG_INT_FLASH_BASE 0xF0000000
145
146/* If M5282 port is fully implemented the monitor base will be behind
147 * the vector table. */
148#if (TEXT_BASE != CFG_INT_FLASH_BASE)
Wolfgang Denkb1d71352006-06-10 22:00:40 +0200149#define CFG_MONITOR_BASE (TEXT_BASE + 0x400)
Heiko Schocher9acb6262006-04-20 08:42:42 +0200150#else
151#define CFG_MONITOR_BASE (TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
152#endif
153
154#define CFG_MONITOR_LEN 0x20000
155#define CFG_MALLOC_LEN (256 << 10)
156#define CFG_BOOTPARAMS_LEN 64*1024
157
158/*
159 * For booting Linux, the board info and command line data
160 * have to be in the first 8 MB of memory, since this is
161 * the maximum mapped by the Linux kernel during initialization ??
162 */
163#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
164
165/*-----------------------------------------------------------------------
166 * FLASH organization
167 */
168#define CFG_MAX_FLASH_SECT 35
169#define CFG_MAX_FLASH_BANKS 2
170#define CFG_FLASH_ERASE_TOUT 10000000
171#define CFG_FLASH_PROTECTION
172
173/*-----------------------------------------------------------------------
174 * Cache Configuration
175 */
176#define CFG_CACHELINE_SIZE 16
177
178/*-----------------------------------------------------------------------
179 * Memory bank definitions
180 */
181
182#define CFG_CS0_BASE CFG_FLASH_BASE
183#define CFG_CS0_SIZE 2*1024*1024
184#define CFG_CS0_WIDTH 16
185#define CFG_CS0_RO 0
186#define CFG_CS0_WS 6
187
188#define CFG_CS3_BASE 0xE0000000
189#define CFG_CS3_SIZE 1*1024*1024
190#define CFG_CS3_WIDTH 16
191#define CFG_CS3_RO 0
192#define CFG_CS3_WS 6
193
194/*-----------------------------------------------------------------------
195 * Port configuration
196 */
197#define CFG_PACNT 0x0000000 /* Port A D[31:24] */
198#define CFG_PADDR 0x0000000
199#define CFG_PADAT 0x0000000
200
201#define CFG_PBCNT 0x0000000 /* Port B D[23:16] */
202#define CFG_PBDDR 0x0000000
203#define CFG_PBDAT 0x0000000
204
205#define CFG_PCCNT 0x0000000 /* Port C D[15:08] */
206#define CFG_PCDDR 0x0000000
207#define CFG_PCDAT 0x0000000
208
209#define CFG_PDCNT 0x0000000 /* Port D D[07:00] */
210#define CFG_PCDDR 0x0000000
211#define CFG_PCDAT 0x0000000
212
213#define CFG_PEHLPAR 0xC0
214#define CFG_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
215#define CFG_DDRUA 0x05
216#define CFG_PJPAR 0xFF;
217
218/*-----------------------------------------------------------------------
219 * CCM configuration
220 */
221
222#define CFG_CCM_SIZ 0
223
224/*---------------------------------------------------------------------*/
225#endif /* _CONFIG_M5282EVB_H */
226/*---------------------------------------------------------------------*/