blob: b9f30ccc0ad9e8d486b6871e9a5308f18ac71cfa [file] [log] [blame]
jason6af3a0e2013-11-06 22:59:08 +08001/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liew6d33c6a2008-07-23 17:11:47 -05002 * Hayden Fraser (Hayden.Fraser@freescale.com)
3 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liew6d33c6a2008-07-23 17:11:47 -05005 */
6
7#ifndef _M5253DEMO_H
8#define _M5253DEMO_H
9
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050010#define CONFIG_MCFTMR
11
12#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020013#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050014
15#undef CONFIG_WATCHDOG /* disable watchdog */
16
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050017
18/* Configuration for environment
19 * Environment is embedded in u-boot in the second sector of the flash
20 */
21#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020022# define CONFIG_ENV_OFFSET 0x4000
23# define CONFIG_ENV_SECT_SIZE 0x1000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050024#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020026# define CONFIG_ENV_SECT_SIZE 0x1000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050027#endif
28
angelo@sysam.it5296cb12015-03-29 22:54:16 +020029#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060030 . = DEFINED(env_offset) ? env_offset : .; \
31 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020032
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050033/*
34 * Command line configuration.
35 */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050036
Simon Glassfc843a02017-05-17 03:25:30 -060037#ifdef CONFIG_IDE
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050038/* ATA */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050039# define CONFIG_IDE_RESET 1
40# define CONFIG_IDE_PREINIT 1
41# define CONFIG_ATAPI
42# undef CONFIG_LBA48
43
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044# define CONFIG_SYS_IDE_MAXBUS 1
45# define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050046
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047# define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
48# define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050049
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050# define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
51# define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
52# define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
53# define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050054#endif
55
56#define CONFIG_DRIVER_DM9000
57#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew012522f2008-10-21 10:03:07 +000058# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050059# define DM9000_IO CONFIG_DM9000_BASE
60# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
61# undef CONFIG_DM9000_DEBUG
Jason Jinf73e7d62011-08-19 10:18:15 +080062# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050063
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050064# define CONFIG_OVERWRITE_ETHADDR_ONCE
65
66# define CONFIG_EXTRA_ENV_SETTINGS \
67 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020068 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050069 "loadaddr=10000\0" \
70 "u-boot=u-boot.bin\0" \
71 "load=tftp ${loadaddr) ${u-boot}\0" \
72 "upd=run load; run prog\0" \
TsiChung Liewac265f72010-03-10 11:56:36 -060073 "prog=prot off 0xff800000 0xff82ffff;" \
74 "era 0xff800000 0xff82ffff;" \
TsiChung Liewf26a2472010-03-15 19:39:21 -050075 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050076 "save\0" \
77 ""
78#endif
79
Mario Six5bc05432018-03-28 14:38:20 +020080#define CONFIG_HOSTNAME "M5253DEMO"
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050081
TsiChung Lieweec567a2008-08-19 03:01:19 +060082/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020083#define CONFIG_SYS_I2C
84#define CONFIG_SYS_I2C_FSL
85#define CONFIG_SYS_FSL_I2C_SPEED 80000
86#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
87#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
89#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
90#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
91#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Lieweec567a2008-08-19 03:01:19 +060092
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_MEMTEST_START 0x400
96#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
99#define CONFIG_SYS_FAST_CLK
100#ifdef CONFIG_SYS_FAST_CLK
101# define CONFIG_SYS_PLLCR 0x1243E054
102# define CONFIG_SYS_CLK 140000000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500103#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104# define CONFIG_SYS_PLLCR 0x135a4140
105# define CONFIG_SYS_CLK 70000000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500106#endif
107
108/*
109 * Low Level Configuration Settings
110 * (address mappings, register initial values, etc.)
111 * You should know what you are doing if you make changes here.
112 */
113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
115#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500116
117/*
118 * Definitions for initial stack pointer and data area (in DPRAM)
119 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200121#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200122#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500124
125/*
126 * Start addresses for the final memory configuration
127 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500129 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_SDRAM_BASE 0x00000000
131#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500132
133#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134# define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500135#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500137#endif
138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_MONITOR_LEN 0x40000
140#define CONFIG_SYS_MALLOC_LEN (256 << 10)
141#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500142
143/*
144 * For booting Linux, the board info and command line data
145 * have to be in the first 8 MB of memory, since this is
146 * the maximum mapped by the Linux kernel during initialization ??
147 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000149#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500150
151/* FLASH organization */
TsiChung Liew012522f2008-10-21 10:03:07 +0000152#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
154#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
155#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500156
157#define FLASH_SST6401B 0x200
158#define SST_ID_xF6401B 0x236D236D
159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#undef CONFIG_SYS_FLASH_CFI
161#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500162/*
163 * Unable to use CFI driver, due to incompatible sector erase command by SST.
164 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
165 * 0x30 is block erase in SST
166 */
Jean-Christophe PLAGNIOL-VILLARD0de0afb2008-08-15 18:32:41 +0200167# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168# define CONFIG_SYS_FLASH_SIZE 0x800000
169# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500170# define CONFIG_FLASH_CFI_LEGACY
171#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172# define CONFIG_SYS_SST_SECT 2048
173# define CONFIG_SYS_SST_SECTSZ 0x1000
174# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500175#endif
176
177/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500179
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600180#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200181 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600182#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200183 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600184#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
185#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
186 CF_ADDRMASK(8) | \
187 CF_ACR_EN | CF_ACR_SM_ALL)
188#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
189 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
190 CF_ACR_EN | CF_ACR_SM_ALL)
191#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
192 CF_CACR_DBWE)
193
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500194/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500196
TsiChung Liew012522f2008-10-21 10:03:07 +0000197#define CONFIG_SYS_CS0_BASE 0xFF800000
198#define CONFIG_SYS_CS0_MASK 0x007F0021
199#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500200
TsiChung Liew012522f2008-10-21 10:03:07 +0000201#define CONFIG_SYS_CS1_BASE 0xE0000000
202#define CONFIG_SYS_CS1_MASK 0x00000001
203#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500204
205/*-----------------------------------------------------------------------
206 * Port configuration
207 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
209#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
210#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
211#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
212#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
213#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
214#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500215
216#endif /* _M5253DEMO_H */