blob: 11acbad78b7b08628e0bc6e2efeed278ed78e6ce [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Fabio Estevame2d282a2013-03-15 10:43:48 +00002/*
3 * Copyright (C) 2013 Freescale Semiconductor, Inc.
Otavio Salvador8bc7c482014-05-01 19:02:31 -03004 * Copyright (C) 2014 O.S. Systems Software LTDA.
Fabio Estevame2d282a2013-03-15 10:43:48 +00005 *
6 * Author: Fabio Estevam <fabio.estevam@freescale.com>
Fabio Estevame2d282a2013-03-15 10:43:48 +00007 */
8
9#include <asm/arch/clock.h>
Fabio Estevam7bcb9832013-05-23 07:50:23 +000010#include <asm/arch/crm_regs.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000011#include <asm/arch/iomux.h>
12#include <asm/arch/imx-regs.h>
13#include <asm/arch/mx6-pins.h>
Fabio Estevam7bcb9832013-05-23 07:50:23 +000014#include <asm/arch/mxc_hdmi.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000015#include <asm/arch/sys_proto.h>
16#include <asm/gpio.h>
Stefano Babic552a8482017-06-29 10:16:06 +020017#include <asm/mach-imx/iomux-v3.h>
18#include <asm/mach-imx/mxc_i2c.h>
19#include <asm/mach-imx/boot_mode.h>
20#include <asm/mach-imx/video.h>
21#include <asm/mach-imx/sata.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000022#include <asm/io.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060023#include <env.h>
Alexey Brodkin1ace4022014-02-26 17:47:58 +040024#include <linux/sizes.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000025#include <common.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000026#include <miiphy.h>
27#include <netdev.h>
Fabio Estevam2fb63962014-02-15 14:52:00 -020028#include <phy.h>
Otavio Salvador8bc7c482014-05-01 19:02:31 -030029#include <i2c.h>
Fabio Estevam066d97c2017-10-02 15:47:29 -030030#include <power/pmic.h>
31#include <power/pfuze100_pmic.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000032
33DECLARE_GLOBAL_DATA_PTR;
34
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000035#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
36 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
37 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Fabio Estevame2d282a2013-03-15 10:43:48 +000038
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000039#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
40 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
Fabio Estevame2d282a2013-03-15 10:43:48 +000041
Otavio Salvador8bc7c482014-05-01 19:02:31 -030042#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
43 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
44 PAD_CTL_ODE | PAD_CTL_SRE_FAST)
45
Fabio Estevame2d282a2013-03-15 10:43:48 +000046#define ETH_PHY_RESET IMX_GPIO_NR(3, 29)
Fabio Estevam066d97c2017-10-02 15:47:29 -030047#define ETH_PHY_AR8035_POWER IMX_GPIO_NR(7, 13)
Fabio Estevam9a8804a2015-05-21 19:24:05 -030048#define REV_DETECTION IMX_GPIO_NR(2, 28)
Fabio Estevame2d282a2013-03-15 10:43:48 +000049
Trent Piephod1337212019-05-08 23:30:01 +000050/* Speed defined in Kconfig is only applicable when not using DM_I2C. */
51#ifdef CONFIG_DM_I2C
52#define I2C1_SPEED_NON_DM 0
53#define I2C2_SPEED_NON_DM 0
54#else
55#define I2C1_SPEED_NON_DM CONFIG_SYS_MXC_I2C1_SPEED
56#define I2C2_SPEED_NON_DM CONFIG_SYS_MXC_I2C2_SPEED
57#endif
58
Fabio Estevam066d97c2017-10-02 15:47:29 -030059static bool with_pmic;
60
Fabio Estevame2d282a2013-03-15 10:43:48 +000061int dram_init(void)
62{
Fabio Estevam0d1ea052015-05-11 20:50:22 -030063 gd->ram_size = imx_ddr_size();
Fabio Estevame2d282a2013-03-15 10:43:48 +000064
65 return 0;
66}
67
68static iomux_v3_cfg_t const uart1_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -030069 IOMUX_PADS(PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
70 IOMUX_PADS(PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
Fabio Estevame2d282a2013-03-15 10:43:48 +000071};
72
Fabio Estevame2d282a2013-03-15 10:43:48 +000073static iomux_v3_cfg_t const enet_pads[] = {
Fabio Estevame2d282a2013-03-15 10:43:48 +000074 /* AR8031 PHY Reset */
Fabio Estevam0d1ea052015-05-11 20:50:22 -030075 IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
Fabio Estevame2d282a2013-03-15 10:43:48 +000076};
77
Fabio Estevam066d97c2017-10-02 15:47:29 -030078static iomux_v3_cfg_t const enet_ar8035_power_pads[] = {
79 /* AR8035 POWER */
80 IOMUX_PADS(PAD_GPIO_18__GPIO7_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL)),
81};
82
Fabio Estevam9a8804a2015-05-21 19:24:05 -030083static iomux_v3_cfg_t const rev_detection_pad[] = {
84 IOMUX_PADS(PAD_EIM_EB0__GPIO2_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
85};
86
Fabio Estevame2d282a2013-03-15 10:43:48 +000087static void setup_iomux_uart(void)
88{
Fabio Estevam0d1ea052015-05-11 20:50:22 -030089 SETUP_IOMUX_PADS(uart1_pads);
Fabio Estevame2d282a2013-03-15 10:43:48 +000090}
91
92static void setup_iomux_enet(void)
93{
Fabio Estevam0d1ea052015-05-11 20:50:22 -030094 SETUP_IOMUX_PADS(enet_pads);
Fabio Estevame2d282a2013-03-15 10:43:48 +000095
Fabio Estevam066d97c2017-10-02 15:47:29 -030096 if (with_pmic) {
97 SETUP_IOMUX_PADS(enet_ar8035_power_pads);
98 /* enable AR8035 POWER */
Anatolij Gustschina23ade62019-03-18 23:29:42 +010099 gpio_request(ETH_PHY_AR8035_POWER, "PHY_POWER");
Fabio Estevam066d97c2017-10-02 15:47:29 -0300100 gpio_direction_output(ETH_PHY_AR8035_POWER, 0);
101 }
102 /* wait until 3.3V of PHY and clock become stable */
103 mdelay(10);
104
Fabio Estevame2d282a2013-03-15 10:43:48 +0000105 /* Reset AR8031 PHY */
Anatolij Gustschina23ade62019-03-18 23:29:42 +0100106 gpio_request(ETH_PHY_RESET, "PHY_RESET");
Fabio Estevame2d282a2013-03-15 10:43:48 +0000107 gpio_direction_output(ETH_PHY_RESET, 0);
Fabio Estevam59a6ca52016-01-05 17:02:54 -0200108 mdelay(10);
Fabio Estevame2d282a2013-03-15 10:43:48 +0000109 gpio_set_value(ETH_PHY_RESET, 1);
Fabio Estevam59a6ca52016-01-05 17:02:54 -0200110 udelay(100);
Fabio Estevame2d282a2013-03-15 10:43:48 +0000111}
112
Fabio Estevamdac09fc2016-11-01 14:58:16 -0200113static int ar8031_phy_fixup(struct phy_device *phydev)
114{
115 unsigned short val;
Fabio Estevam066d97c2017-10-02 15:47:29 -0300116 int mask;
Fabio Estevamdac09fc2016-11-01 14:58:16 -0200117
118 /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
119 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
120 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
121 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
122
123 val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
Fabio Estevam066d97c2017-10-02 15:47:29 -0300124 if (with_pmic)
125 mask = 0xffe7; /* AR8035 */
126 else
127 mask = 0xffe3; /* AR8031 */
128
129 val &= mask;
Fabio Estevamdac09fc2016-11-01 14:58:16 -0200130 val |= 0x18;
131 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
132
133 /* introduce tx clock delay */
134 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
135 val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
136 val |= 0x0100;
137 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
138
139 return 0;
140}
141
142int board_phy_config(struct phy_device *phydev)
143{
144 ar8031_phy_fixup(phydev);
145
146 if (phydev->drv->config)
147 phydev->drv->config(phydev);
148
149 return 0;
150}
151
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000152#if defined(CONFIG_VIDEO_IPUV3)
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300153struct i2c_pads_info mx6q_i2c2_pad_info = {
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300154 .scl = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300155 .i2c_mode = MX6Q_PAD_KEY_COL3__I2C2_SCL
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300156 | MUX_PAD_CTRL(I2C_PAD_CTRL),
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300157 .gpio_mode = MX6Q_PAD_KEY_COL3__GPIO4_IO12
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300158 | MUX_PAD_CTRL(I2C_PAD_CTRL),
159 .gp = IMX_GPIO_NR(4, 12)
160 },
161 .sda = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300162 .i2c_mode = MX6Q_PAD_KEY_ROW3__I2C2_SDA
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300163 | MUX_PAD_CTRL(I2C_PAD_CTRL),
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300164 .gpio_mode = MX6Q_PAD_KEY_ROW3__GPIO4_IO13
165 | MUX_PAD_CTRL(I2C_PAD_CTRL),
166 .gp = IMX_GPIO_NR(4, 13)
167 }
168};
169
170struct i2c_pads_info mx6dl_i2c2_pad_info = {
171 .scl = {
172 .i2c_mode = MX6DL_PAD_KEY_COL3__I2C2_SCL
173 | MUX_PAD_CTRL(I2C_PAD_CTRL),
174 .gpio_mode = MX6DL_PAD_KEY_COL3__GPIO4_IO12
175 | MUX_PAD_CTRL(I2C_PAD_CTRL),
176 .gp = IMX_GPIO_NR(4, 12)
177 },
178 .sda = {
179 .i2c_mode = MX6DL_PAD_KEY_ROW3__I2C2_SDA
180 | MUX_PAD_CTRL(I2C_PAD_CTRL),
181 .gpio_mode = MX6DL_PAD_KEY_ROW3__GPIO4_IO13
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300182 | MUX_PAD_CTRL(I2C_PAD_CTRL),
183 .gp = IMX_GPIO_NR(4, 13)
184 }
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000185};
186
Fabio Estevam066d97c2017-10-02 15:47:29 -0300187struct i2c_pads_info mx6q_i2c3_pad_info = {
188 .scl = {
189 .i2c_mode = MX6Q_PAD_GPIO_5__I2C3_SCL
190 | MUX_PAD_CTRL(I2C_PAD_CTRL),
191 .gpio_mode = MX6Q_PAD_GPIO_5__GPIO1_IO05
192 | MUX_PAD_CTRL(I2C_PAD_CTRL),
193 .gp = IMX_GPIO_NR(1, 5)
194 },
195 .sda = {
196 .i2c_mode = MX6Q_PAD_GPIO_16__I2C3_SDA
197 | MUX_PAD_CTRL(I2C_PAD_CTRL),
198 .gpio_mode = MX6Q_PAD_GPIO_16__GPIO7_IO11
199 | MUX_PAD_CTRL(I2C_PAD_CTRL),
200 .gp = IMX_GPIO_NR(7, 11)
201 }
202};
203
204struct i2c_pads_info mx6dl_i2c3_pad_info = {
205 .scl = {
206 .i2c_mode = MX6DL_PAD_GPIO_5__I2C3_SCL
207 | MUX_PAD_CTRL(I2C_PAD_CTRL),
208 .gpio_mode = MX6DL_PAD_GPIO_5__GPIO1_IO05
209 | MUX_PAD_CTRL(I2C_PAD_CTRL),
210 .gp = IMX_GPIO_NR(1, 5)
211 },
212 .sda = {
213 .i2c_mode = MX6DL_PAD_GPIO_16__I2C3_SDA
214 | MUX_PAD_CTRL(I2C_PAD_CTRL),
215 .gpio_mode = MX6DL_PAD_GPIO_16__GPIO7_IO11
216 | MUX_PAD_CTRL(I2C_PAD_CTRL),
217 .gp = IMX_GPIO_NR(7, 11)
218 }
219};
220
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300221static iomux_v3_cfg_t const fwadapt_7wvga_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300222 IOMUX_PADS(PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK),
223 IOMUX_PADS(PAD_DI0_PIN2__IPU1_DI0_PIN02), /* HSync */
224 IOMUX_PADS(PAD_DI0_PIN3__IPU1_DI0_PIN03), /* VSync */
225 IOMUX_PADS(PAD_DI0_PIN4__IPU1_DI0_PIN04 | MUX_PAD_CTRL(PAD_CTL_DSE_120ohm)), /* Contrast */
226 IOMUX_PADS(PAD_DI0_PIN15__IPU1_DI0_PIN15), /* DISP0_DRDY */
227 IOMUX_PADS(PAD_DISP0_DAT0__IPU1_DISP0_DATA00),
228 IOMUX_PADS(PAD_DISP0_DAT1__IPU1_DISP0_DATA01),
229 IOMUX_PADS(PAD_DISP0_DAT2__IPU1_DISP0_DATA02),
230 IOMUX_PADS(PAD_DISP0_DAT3__IPU1_DISP0_DATA03),
231 IOMUX_PADS(PAD_DISP0_DAT4__IPU1_DISP0_DATA04),
232 IOMUX_PADS(PAD_DISP0_DAT5__IPU1_DISP0_DATA05),
233 IOMUX_PADS(PAD_DISP0_DAT6__IPU1_DISP0_DATA06),
234 IOMUX_PADS(PAD_DISP0_DAT7__IPU1_DISP0_DATA07),
235 IOMUX_PADS(PAD_DISP0_DAT8__IPU1_DISP0_DATA08),
236 IOMUX_PADS(PAD_DISP0_DAT9__IPU1_DISP0_DATA09),
237 IOMUX_PADS(PAD_DISP0_DAT10__IPU1_DISP0_DATA10),
238 IOMUX_PADS(PAD_DISP0_DAT11__IPU1_DISP0_DATA11),
239 IOMUX_PADS(PAD_DISP0_DAT12__IPU1_DISP0_DATA12),
240 IOMUX_PADS(PAD_DISP0_DAT13__IPU1_DISP0_DATA13),
241 IOMUX_PADS(PAD_DISP0_DAT14__IPU1_DISP0_DATA14),
242 IOMUX_PADS(PAD_DISP0_DAT15__IPU1_DISP0_DATA15),
243 IOMUX_PADS(PAD_DISP0_DAT16__IPU1_DISP0_DATA16),
244 IOMUX_PADS(PAD_DISP0_DAT17__IPU1_DISP0_DATA17),
245 IOMUX_PADS(PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_BKLEN */
246 IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_VDDEN */
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300247};
248
249static void do_enable_hdmi(struct display_info_t const *dev)
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000250{
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500251 imx_enable_hdmi_phy();
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000252}
253
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300254static int detect_i2c(struct display_info_t const *dev)
255{
Anatolij Gustschinc6095422019-03-18 23:29:46 +0100256#ifdef CONFIG_DM_I2C
257 struct udevice *bus, *udev;
258 int rc;
259
260 rc = uclass_get_device_by_seq(UCLASS_I2C, dev->bus, &bus);
261 if (rc)
262 return rc;
263 rc = dm_i2c_probe(bus, dev->addr, 0, &udev);
264 if (rc)
265 return 0;
266 return 1;
267#else
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300268 return (0 == i2c_set_bus_num(dev->bus)) &&
269 (0 == i2c_probe(dev->addr));
Anatolij Gustschinc6095422019-03-18 23:29:46 +0100270#endif
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300271}
272
273static void enable_fwadapt_7wvga(struct display_info_t const *dev)
274{
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300275 SETUP_IOMUX_PADS(fwadapt_7wvga_pads);
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300276
Anatolij Gustschina23ade62019-03-18 23:29:42 +0100277 gpio_request(IMX_GPIO_NR(2, 10), "DISP0_BKLEN");
278 gpio_request(IMX_GPIO_NR(2, 11), "DISP0_VDDEN");
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300279 gpio_direction_output(IMX_GPIO_NR(2, 10), 1);
280 gpio_direction_output(IMX_GPIO_NR(2, 11), 1);
281}
282
283struct display_info_t const displays[] = {{
284 .bus = -1,
285 .addr = 0,
286 .pixfmt = IPU_PIX_FMT_RGB24,
287 .detect = detect_hdmi,
288 .enable = do_enable_hdmi,
289 .mode = {
290 .name = "HDMI",
291 .refresh = 60,
292 .xres = 1024,
293 .yres = 768,
294 .pixclock = 15385,
295 .left_margin = 220,
296 .right_margin = 40,
297 .upper_margin = 21,
298 .lower_margin = 7,
299 .hsync_len = 60,
300 .vsync_len = 10,
301 .sync = FB_SYNC_EXT,
302 .vmode = FB_VMODE_NONINTERLACED
303} }, {
304 .bus = 1,
305 .addr = 0x10,
306 .pixfmt = IPU_PIX_FMT_RGB666,
307 .detect = detect_i2c,
308 .enable = enable_fwadapt_7wvga,
309 .mode = {
310 .name = "FWBADAPT-LCD-F07A-0102",
311 .refresh = 60,
312 .xres = 800,
313 .yres = 480,
314 .pixclock = 33260,
315 .left_margin = 128,
316 .right_margin = 128,
317 .upper_margin = 22,
318 .lower_margin = 22,
319 .hsync_len = 1,
320 .vsync_len = 1,
321 .sync = 0,
322 .vmode = FB_VMODE_NONINTERLACED
323} } };
324size_t display_count = ARRAY_SIZE(displays);
325
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000326static void setup_display(void)
327{
328 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000329 int reg;
330
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500331 enable_ipu_clock();
332 imx_setup_hdmi();
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000333
334 reg = readl(&mxc_ccm->chsccdr);
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000335 reg |= (CHSCCDR_CLK_SEL_LDB_DI0
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500336 << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000337 writel(reg, &mxc_ccm->chsccdr);
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300338
339 /* Disable LCD backlight */
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300340 SETUP_IOMUX_PAD(PAD_DI0_PIN4__GPIO4_IO20);
Anatolij Gustschina23ade62019-03-18 23:29:42 +0100341 gpio_request(IMX_GPIO_NR(4, 20), "LCD_BKLEN");
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300342 gpio_direction_input(IMX_GPIO_NR(4, 20));
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000343}
344#endif /* CONFIG_VIDEO_IPUV3 */
345
Fabio Estevame2d282a2013-03-15 10:43:48 +0000346int board_early_init_f(void)
347{
348 setup_iomux_uart();
Simon Glass10e40d52017-06-14 21:28:25 -0600349#ifdef CONFIG_SATA
Fabio Estevamd7f7eb72017-10-15 11:21:06 -0200350 setup_sata();
Gilles Chanteperdrixe355eec2016-06-09 10:33:27 +0200351#endif
352
Fabio Estevame2d282a2013-03-15 10:43:48 +0000353 return 0;
354}
355
Fabio Estevam066d97c2017-10-02 15:47:29 -0300356#define PMIC_I2C_BUS 2
357
358int power_init_board(void)
359{
Anatolij Gustschinec837c82019-03-18 23:29:45 +0100360 struct udevice *dev;
361 int reg, ret;
Fabio Estevam066d97c2017-10-02 15:47:29 -0300362
Anatolij Gustschinec837c82019-03-18 23:29:45 +0100363 puts("PMIC: ");
Fabio Estevam066d97c2017-10-02 15:47:29 -0300364
Anatolij Gustschinec837c82019-03-18 23:29:45 +0100365 ret = pmic_get("pfuze100", &dev);
366 if (ret < 0) {
367 printf("pmic_get() ret %d\n", ret);
368 return 0;
Fabio Estevam066d97c2017-10-02 15:47:29 -0300369 }
370
Anatolij Gustschinec837c82019-03-18 23:29:45 +0100371 reg = pmic_reg_read(dev, PFUZE100_DEVICEID);
372 if (reg < 0) {
373 printf("pmic_reg_read() ret %d\n", reg);
374 return 0;
375 }
376 printf("PMIC: PFUZE100 ID=0x%02x\n", reg);
377 with_pmic = true;
378
379 /* Set VGEN2 to 1.5V and enable */
380 reg = pmic_reg_read(dev, PFUZE100_VGEN2VOL);
381 reg &= ~(LDO_VOL_MASK);
382 reg |= (LDOA_1_50V | (1 << (LDO_EN)));
383 pmic_reg_write(dev, PFUZE100_VGEN2VOL, reg);
Fabio Estevam066d97c2017-10-02 15:47:29 -0300384 return 0;
385}
386
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000387/*
388 * Do not overwrite the console
389 * Use always serial for U-Boot console
390 */
391int overwrite_console(void)
392{
393 return 1;
394}
395
Otavio Salvadoreaffaa22013-04-19 03:42:03 +0000396#ifdef CONFIG_CMD_BMODE
397static const struct boot_mode board_boot_modes[] = {
398 /* 4 bit bus width */
399 {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
400 {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
401 {NULL, 0},
402};
403#endif
404
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300405static bool is_revc1(void)
406{
407 SETUP_IOMUX_PADS(rev_detection_pad);
408 gpio_direction_input(REV_DETECTION);
409
410 if (gpio_get_value(REV_DETECTION))
411 return true;
412 else
413 return false;
414}
415
Fabio Estevam066d97c2017-10-02 15:47:29 -0300416static bool is_revd1(void)
417{
418 if (with_pmic)
419 return true;
420 else
421 return false;
422}
423
Otavio Salvadoreaffaa22013-04-19 03:42:03 +0000424int board_late_init(void)
425{
426#ifdef CONFIG_CMD_BMODE
427 add_board_boot_modes(board_boot_modes);
428#endif
429
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300430#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
Fabio Estevame1f07152017-10-14 09:17:54 -0300431 if (is_mx6dqp())
432 env_set("board_rev", "MX6QP");
433 else if (is_mx6dq())
Simon Glass382bee52017-08-03 12:22:09 -0600434 env_set("board_rev", "MX6Q");
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300435 else
Simon Glass382bee52017-08-03 12:22:09 -0600436 env_set("board_rev", "MX6DL");
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300437
Fabio Estevam066d97c2017-10-02 15:47:29 -0300438 if (is_revd1())
439 env_set("board_name", "D1");
440 else if (is_revc1())
Simon Glass382bee52017-08-03 12:22:09 -0600441 env_set("board_name", "C1");
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300442 else
Simon Glass382bee52017-08-03 12:22:09 -0600443 env_set("board_name", "B1");
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300444#endif
Anatolij Gustschine4b91f02019-09-20 22:49:06 +0200445 setup_iomux_enet();
Otavio Salvadoreaffaa22013-04-19 03:42:03 +0000446 return 0;
447}
448
Fabio Estevame2d282a2013-03-15 10:43:48 +0000449int board_init(void)
450{
451 /* address of boot parameters */
452 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
453
Sven Ebenfeld36c06272016-11-25 21:42:53 +0100454#if defined(CONFIG_VIDEO_IPUV3)
Trent Piephod1337212019-05-08 23:30:01 +0000455 setup_i2c(1, I2C1_SPEED_NON_DM, 0x7f, &mx6dl_i2c2_pad_info);
Fabio Estevame1f07152017-10-14 09:17:54 -0300456 if (is_mx6dq() || is_mx6dqp()) {
Trent Piephod1337212019-05-08 23:30:01 +0000457 setup_i2c(1, I2C1_SPEED_NON_DM, 0x7f, &mx6q_i2c2_pad_info);
458 setup_i2c(2, I2C2_SPEED_NON_DM, 0x7f, &mx6q_i2c3_pad_info);
Fabio Estevam066d97c2017-10-02 15:47:29 -0300459 } else {
Trent Piephod1337212019-05-08 23:30:01 +0000460 setup_i2c(1, I2C1_SPEED_NON_DM, 0x7f, &mx6dl_i2c2_pad_info);
461 setup_i2c(2, I2C2_SPEED_NON_DM, 0x7f, &mx6dl_i2c3_pad_info);
Fabio Estevam066d97c2017-10-02 15:47:29 -0300462 }
Fabio Estevam1b853e42017-09-22 23:45:30 -0300463
464 setup_display();
Sven Ebenfeld36c06272016-11-25 21:42:53 +0100465#endif
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300466
Fabio Estevame2d282a2013-03-15 10:43:48 +0000467 return 0;
468}
469
Fabio Estevame2d282a2013-03-15 10:43:48 +0000470int checkboard(void)
471{
Anatolij Gustschina23ade62019-03-18 23:29:42 +0100472 gpio_request(REV_DETECTION, "REV_DETECT");
473
Fabio Estevam066d97c2017-10-02 15:47:29 -0300474 if (is_revd1())
475 puts("Board: Wandboard rev D1\n");
476 else if (is_revc1())
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300477 puts("Board: Wandboard rev C1\n");
478 else
479 puts("Board: Wandboard rev B1\n");
Fabio Estevame2d282a2013-03-15 10:43:48 +0000480
481 return 0;
482}
Fabio Estevam5b858582019-06-12 12:34:40 -0300483
484#ifdef CONFIG_SPL_LOAD_FIT
485int board_fit_config_name_match(const char *name)
486{
487 if (is_mx6dq()) {
488 if (!strcmp(name, "imx6q-wandboard-revb1"))
489 return 0;
490 } else if (is_mx6dqp()) {
491 if (!strcmp(name, "imx6qp-wandboard-revd1"))
492 return 0;
493 } else if (is_mx6dl() || is_mx6solo()) {
494 if (!strcmp(name, "imx6dl-wandboard-revb1"))
495 return 0;
496 }
497
498 return -EINVAL;
499}
500#endif