blob: b94077221f77a7081b7a4f6cc842aa630936d5c1 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warren3f82b1d2011-01-27 10:58:05 +00002/*
3 * (C) Copyright 2010,2011
4 * NVIDIA Corporation <www.nvidia.com>
Tom Warren3f82b1d2011-01-27 10:58:05 +00005 */
6
7#include <common.h>
Simon Glass0521f982014-11-10 17:16:51 -07008#include <dm.h>
Stephen Warren0797f7f2018-08-30 15:43:44 -06009#include <efi_loader.h>
Simon Glass346451b2015-04-14 21:03:28 -060010#include <errno.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000011#include <ns16550.h>
Simon Glass03bc3f12017-06-12 06:21:39 -060012#include <usb.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000013#include <asm/io.h>
Stephen Warren73c38932015-01-19 16:25:52 -070014#include <asm/arch-tegra/ap.h>
Tom Warren150c2492012-09-19 15:50:56 -070015#include <asm/arch-tegra/board.h>
16#include <asm/arch-tegra/clk_rst.h>
17#include <asm/arch-tegra/pmc.h>
Thierry Redinge9c58f22019-04-15 11:32:17 +020018#include <asm/arch-tegra/pmu.h>
Tom Warren150c2492012-09-19 15:50:56 -070019#include <asm/arch-tegra/sys_proto.h>
20#include <asm/arch-tegra/uart.h>
21#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot871d78e2015-07-09 16:33:00 +090022#include <asm/arch-tegra/gpu.h>
Simon Glass03bc3f12017-06-12 06:21:39 -060023#include <asm/arch-tegra/usb.h>
24#include <asm/arch-tegra/xusb-padctl.h>
Thierry Redingb64e0b92019-04-15 11:32:18 +020025#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass03bc3f12017-06-12 06:21:39 -060026#include <asm/arch/clock.h>
Thierry Redingb64e0b92019-04-15 11:32:18 +020027#endif
Simon Glass03bc3f12017-06-12 06:21:39 -060028#include <asm/arch/funcmux.h>
29#include <asm/arch/pinmux.h>
Simon Glass03bc3f12017-06-12 06:21:39 -060030#include <asm/arch/tegra.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000031#ifdef CONFIG_TEGRA_CLOCK_SCALING
32#include <asm/arch/emc.h>
33#endif
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000034#include "emc.h"
Tom Warren3f82b1d2011-01-27 10:58:05 +000035
36DECLARE_GLOBAL_DATA_PTR;
37
Simon Glass0521f982014-11-10 17:16:51 -070038#ifdef CONFIG_SPL_BUILD
39/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
40U_BOOT_DEVICE(tegra_gpios) = {
41 "gpio_tegra"
42};
43#endif
44
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020045__weak void pinmux_init(void) {}
46__weak void pin_mux_usb(void) {}
47__weak void pin_mux_spi(void) {}
Stephen Warrenc0be77d2016-09-13 10:45:47 -060048__weak void pin_mux_mmc(void) {}
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020049__weak void gpio_early_init_uart(void) {}
50__weak void pin_mux_display(void) {}
Tom Warren66999892015-02-20 12:22:22 -070051__weak void start_cpu_fan(void) {}
Lucas Stach0cd10c72012-09-25 20:21:14 +000052
Tom Warrendcd12512014-01-24 12:46:11 -070053#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020054__weak void pin_mux_nand(void)
Lucas Stachc0720af2012-09-29 10:02:09 +000055{
56 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
57}
Tom Warrendcd12512014-01-24 12:46:11 -070058#endif
Lucas Stachc0720af2012-09-29 10:02:09 +000059
Tom Warrenf4ef6662011-04-14 12:09:41 +000060/*
Wei Ni5aff0212012-04-02 13:18:58 +000061 * Routine: power_det_init
62 * Description: turn off power detects
63 */
64static void power_det_init(void)
65{
Allen Martin00a27492012-08-31 08:30:00 +000066#if defined(CONFIG_TEGRA20)
Tom Warren29f3e3f2012-09-04 17:00:24 -070067 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni5aff0212012-04-02 13:18:58 +000068
69 /* turn off power detects */
70 writel(0, &pmc->pmc_pwr_det_latch);
71 writel(0, &pmc->pmc_pwr_det);
72#endif
73}
74
Simon Glassec746642015-04-14 21:03:25 -060075__weak int tegra_board_id(void)
76{
77 return -1;
78}
79
Simon Glass7d874132015-04-14 21:03:24 -060080#ifdef CONFIG_DISPLAY_BOARDINFO
81int checkboard(void)
82{
Simon Glassec746642015-04-14 21:03:25 -060083 int board_id = tegra_board_id();
84
85 printf("Board: %s", CONFIG_TEGRA_BOARD_STRING);
86 if (board_id != -1)
87 printf(", ID: %d\n", board_id);
88 printf("\n");
Simon Glass7d874132015-04-14 21:03:24 -060089
90 return 0;
91}
92#endif /* CONFIG_DISPLAY_BOARDINFO */
93
Simon Glass82776362015-04-14 21:03:27 -060094__weak int tegra_lcd_pmic_init(int board_it)
95{
96 return 0;
97}
98
Simon Glassc96d7092015-06-05 14:39:42 -060099__weak int nvidia_board_init(void)
100{
101 return 0;
102}
103
Wei Ni5aff0212012-04-02 13:18:58 +0000104/*
Tom Warren3f82b1d2011-01-27 10:58:05 +0000105 * Routine: board_init
106 * Description: Early hardware init.
107 */
108int board_init(void)
109{
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000110 __maybe_unused int err;
Simon Glass82776362015-04-14 21:03:27 -0600111 __maybe_unused int board_id;
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000112
Simon Glassa04eba92011-11-05 04:46:51 +0000113 /* Do clocks and UART first so that printf() works */
Thierry Redingb64e0b92019-04-15 11:32:18 +0200114#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass4ed59e72011-09-21 12:40:04 +0000115 clock_init();
116 clock_verify();
Thierry Redingb64e0b92019-04-15 11:32:18 +0200117#endif
Simon Glass4ed59e72011-09-21 12:40:04 +0000118
Alexandre Courboteca676b2015-10-19 13:57:03 +0900119 tegra_gpu_config();
Alexandre Courbot871d78e2015-07-09 16:33:00 +0900120
Simon Glassfda6fac2014-10-13 23:42:13 -0600121#ifdef CONFIG_TEGRA_SPI
Stephen Warrene0284942012-06-12 08:33:40 +0000122 pin_mux_spi();
Tom Warren9112ef82011-11-05 09:48:11 +0000123#endif
Allen Martinb19f5742013-01-29 13:51:28 +0000124
Masahiro Yamada1d2c0502017-01-10 13:32:07 +0900125#ifdef CONFIG_MMC_SDHCI_TEGRA
Stephen Warrenc0be77d2016-09-13 10:45:47 -0600126 pin_mux_mmc();
127#endif
128
Simon Glass3f2997a2016-01-30 16:37:48 -0700129 /* Init is handled automatically in the driver-model case */
Simon Glasse0076332016-01-30 16:38:02 -0700130#if defined(CONFIG_DM_VIDEO)
Marc Dietrich716d9432012-11-25 11:26:11 +0000131 pin_mux_display();
Simon Glass135a87e2016-01-30 16:37:49 -0700132#endif
Tom Warren3f82b1d2011-01-27 10:58:05 +0000133 /* boot param addr */
134 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni5aff0212012-04-02 13:18:58 +0000135
136 power_det_init();
137
Simon Glass1f2ba722012-10-30 07:28:53 +0000138#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glass87236262012-04-02 13:18:54 +0000139# ifdef CONFIG_TEGRA_PMU
140 if (pmu_set_nominal())
141 debug("Failed to select nominal voltages\n");
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000142# ifdef CONFIG_TEGRA_CLOCK_SCALING
143 err = board_emc_init();
144 if (err)
145 debug("Memory controller init failed: %d\n", err);
146# endif
147# endif /* CONFIG_TEGRA_PMU */
Simon Glass1f2ba722012-10-30 07:28:53 +0000148#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren3f82b1d2011-01-27 10:58:05 +0000149
Simon Glassf10393e2012-02-27 10:52:50 +0000150#ifdef CONFIG_USB_EHCI_TEGRA
151 pin_mux_usb();
Simon Glassf10393e2012-02-27 10:52:50 +0000152#endif
Mateusz Zalega16297cf2013-10-04 19:22:26 +0200153
Simon Glasse0076332016-01-30 16:38:02 -0700154#if defined(CONFIG_DM_VIDEO)
Simon Glass82776362015-04-14 21:03:27 -0600155 board_id = tegra_board_id();
156 err = tegra_lcd_pmic_init(board_id);
Simon Glass50d8c4a2017-06-12 06:21:59 -0600157 if (err) {
158 debug("Failed to set up LCD PMIC\n");
Simon Glass82776362015-04-14 21:03:27 -0600159 return err;
Simon Glass50d8c4a2017-06-12 06:21:59 -0600160 }
Simon Glass135a87e2016-01-30 16:37:49 -0700161#endif
Simon Glassf10393e2012-02-27 10:52:50 +0000162
Lucas Stachc0720af2012-09-29 10:02:09 +0000163#ifdef CONFIG_TEGRA_NAND
164 pin_mux_nand();
165#endif
166
Simon Glassbe789092017-07-25 08:29:59 -0600167 tegra_xusb_padctl_init();
Thierry Reding79c7a902014-12-09 22:25:09 -0700168
Tom Warren29f3e3f2012-09-04 17:00:24 -0700169#ifdef CONFIG_TEGRA_LP0
Allen Martina49716a2012-08-31 08:30:11 +0000170 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
171 warmboot_save_sdram_params();
172
Simon Glass67ac5792012-04-02 13:18:57 +0000173 /* prepare the WB code to LP0 location */
174 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
175#endif
Simon Glassc96d7092015-06-05 14:39:42 -0600176 return nvidia_board_init();
Tom Warren3f82b1d2011-01-27 10:58:05 +0000177}
Tom Warren21ef6a12011-05-31 10:30:37 +0000178
Simon Glass3e00dbd2011-09-21 12:40:03 +0000179#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000180static void __gpio_early_init(void)
181{
182}
183
184void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
185
Simon Glass3e00dbd2011-09-21 12:40:03 +0000186int board_early_init_f(void)
187{
Thierry Redingb64e0b92019-04-15 11:32:18 +0200188#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass46864cc2017-05-31 17:57:16 -0600189 if (!clock_early_init_done())
190 clock_early_init();
Thierry Redingb64e0b92019-04-15 11:32:18 +0200191#endif
Simon Glass46864cc2017-05-31 17:57:16 -0600192
Stephen Warrendd8204d2016-01-26 10:59:42 -0700193#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
194#define USBCMD_FS2 (1 << 15)
195 {
196 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
197 writel(USBCMD_FS2, &usbctlr->usb_cmd);
198 }
199#endif
200
Thierry Redingaa441872015-07-28 11:35:53 +0200201 /* Do any special system timer/TSC setup */
Thierry Redingb64e0b92019-04-15 11:32:18 +0200202#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
203# if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
Thierry Redingaa441872015-07-28 11:35:53 +0200204 if (!tegra_cpu_is_non_secure())
Thierry Redingb64e0b92019-04-15 11:32:18 +0200205# endif
Thierry Redingaa441872015-07-28 11:35:53 +0200206 arch_timer_init();
Thierry Redingb64e0b92019-04-15 11:32:18 +0200207#endif
Thierry Redingaa441872015-07-28 11:35:53 +0200208
Tom Warren6d6c0ba2012-12-11 13:34:17 +0000209 pinmux_init();
Simon Glassf46a9452011-11-28 15:04:40 +0000210 board_init_uart_f();
Simon Glass3e00dbd2011-09-21 12:40:03 +0000211
212 /* Initialize periph GPIOs */
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000213 gpio_early_init();
Simon Glassa04eba92011-11-05 04:46:51 +0000214 gpio_early_init_uart();
Lucas Stach0cd10c72012-09-25 20:21:14 +0000215
Simon Glass3e00dbd2011-09-21 12:40:03 +0000216 return 0;
217}
218#endif /* EARLY_INIT */
Simon Glass1b24a502012-10-17 13:24:52 +0000219
220int board_late_init(void)
221{
Stephen Warren0797f7f2018-08-30 15:43:44 -0600222#if CONFIG_IS_ENABLED(EFI_LOADER)
223 if (gd->bd->bi_dram[1].start) {
224 /*
225 * Only bank 0 is below board_get_usable_ram_top(), so all of
226 * bank 1 is not mapped by the U-Boot MMU configuration, and so
227 * we must prevent EFI from using it.
228 */
229 efi_add_memory_map(gd->bd->bi_dram[1].start,
230 gd->bd->bi_dram[1].size >> EFI_PAGE_SHIFT,
231 EFI_BOOT_SERVICES_DATA, false);
232 }
233#endif
234
Stephen Warren73c38932015-01-19 16:25:52 -0700235#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
236 if (tegra_cpu_is_non_secure()) {
237 printf("CPU is in NS mode\n");
Simon Glass382bee52017-08-03 12:22:09 -0600238 env_set("cpu_ns_mode", "1");
Stephen Warren73c38932015-01-19 16:25:52 -0700239 } else {
Simon Glass382bee52017-08-03 12:22:09 -0600240 env_set("cpu_ns_mode", "");
Stephen Warren73c38932015-01-19 16:25:52 -0700241 }
242#endif
Tom Warren66999892015-02-20 12:22:22 -0700243 start_cpu_fan();
244
Simon Glass1b24a502012-10-17 13:24:52 +0000245 return 0;
246}
Tom Warrenc9aa8312013-02-21 12:31:30 +0000247
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600248/*
249 * In some SW environments, a memory carve-out exists to house a secure
250 * monitor, a trusted OS, and/or various statically allocated media buffers.
251 *
252 * This carveout exists at the highest possible address that is within a
253 * 32-bit physical address space.
254 *
255 * This function returns the total size of this carve-out. At present, the
256 * returned value is hard-coded for simplicity. In the future, it may be
257 * possible to determine the carve-out size:
258 * - By querying some run-time information source, such as:
259 * - A structure passed to U-Boot by earlier boot software.
260 * - SoC registers.
261 * - A call into the secure monitor.
262 * - In the per-board U-Boot configuration header, based on knowledge of the
263 * SW environment that U-Boot is being built for.
264 *
265 * For now, we support two configurations in U-Boot:
266 * - 32-bit ports without any form of carve-out.
267 * - 64 bit ports which are assumed to use a carve-out of a conservatively
268 * hard-coded size.
269 */
270static ulong carveout_size(void)
271{
Thierry Reding00f782a2015-07-27 11:45:24 -0600272#ifdef CONFIG_ARM64
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600273 return SZ_512M;
Stephen Warren6e584e62018-06-22 13:03:19 -0600274#elif defined(CONFIG_ARMV7_SECURE_RESERVE_SIZE)
275 // BASE+SIZE might not == 4GB. If so, we want the carveout to cover
276 // from BASE to 4GB, not BASE to BASE+SIZE.
Stephen Warrena839c362018-07-31 12:38:27 -0600277 return (0 - CONFIG_ARMV7_SECURE_BASE) & ~(SZ_2M - 1);
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600278#else
279 return 0;
280#endif
281}
282
283/*
284 * Determine the amount of usable RAM below 4GiB, taking into account any
285 * carve-out that may be assigned.
286 */
287static ulong usable_ram_size_below_4g(void)
288{
289 ulong total_size_below_4g;
290 ulong usable_size_below_4g;
291
292 /*
293 * The total size of RAM below 4GiB is the lesser address of:
294 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
295 * (b) The size RAM physically present in the system.
296 */
297 if (gd->ram_size < SZ_2G)
298 total_size_below_4g = gd->ram_size;
299 else
300 total_size_below_4g = SZ_2G;
301
302 /* Calculate usable RAM by subtracting out any carve-out size */
303 usable_size_below_4g = total_size_below_4g - carveout_size();
304
305 return usable_size_below_4g;
306}
307
308/*
309 * Represent all available RAM in either one or two banks.
310 *
311 * The first bank describes any usable RAM below 4GiB.
312 * The second bank describes any RAM above 4GiB.
313 *
314 * This split is driven by the following requirements:
315 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
316 * property for memory below and above the 4GiB boundary. The layout of that
317 * DT property is directly driven by the entries in the U-Boot bank array.
318 * - The potential existence of a carve-out at the end of RAM below 4GiB can
319 * only be represented using multiple banks.
320 *
321 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
322 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
323 * command-line.
324 *
325 * This does mean that the DT U-Boot passes to the Linux kernel will not
326 * include this RAM in /memory/reg at all. An alternative would be to include
327 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
328 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
329 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
330 * mapping, so either way is acceptable.
331 *
332 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
333 * start address of that bank cannot be represented in the 32-bit .size
334 * field.
335 */
Simon Glass76b00ac2017-03-31 08:40:32 -0600336int dram_init_banksize(void)
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600337{
338 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
339 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
340
Simon Glasse81ca882015-11-19 20:27:02 -0700341#ifdef CONFIG_PCI
342 gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
343#endif
344
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600345#ifdef CONFIG_PHYS_64BIT
346 if (gd->ram_size > SZ_2G) {
347 gd->bd->bi_dram[1].start = 0x100000000;
348 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
349 } else
350#endif
351 {
352 gd->bd->bi_dram[1].start = 0;
353 gd->bd->bi_dram[1].size = 0;
354 }
Simon Glass76b00ac2017-03-31 08:40:32 -0600355
356 return 0;
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600357}
358
Thierry Reding00f782a2015-07-27 11:45:24 -0600359/*
360 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
361 * 32-bits of the physical address space. Cap the maximum usable RAM area
362 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600363 * boundary that most devices can address. Also, don't let U-Boot use any
364 * carve-out, as mentioned above.
Stephen Warren424afc02015-07-29 13:47:58 -0600365 *
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600366 * This function is called before dram_init_banksize(), so we can't simply
367 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding00f782a2015-07-27 11:45:24 -0600368 */
369ulong board_get_usable_ram_top(ulong total_size)
370{
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600371 return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding00f782a2015-07-27 11:45:24 -0600372}