blob: 0e4a65ad059424ac6bea8aff10821e259ba18432 [file] [log] [blame]
Tom Warren3f82b1d2011-01-27 10:58:05 +00001/*
2 * (C) Copyright 2010,2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warren3f82b1d2011-01-27 10:58:05 +00006 */
7
8#include <common.h>
Simon Glass0521f982014-11-10 17:16:51 -07009#include <dm.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000010#include <ns16550.h>
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000011#include <linux/compiler.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000012#include <asm/io.h>
Simon Glassb4ba2be2011-08-30 06:23:13 +000013#include <asm/arch/clock.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000014#ifdef CONFIG_LCD
Simon Glass1b24a502012-10-17 13:24:52 +000015#include <asm/arch/display.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000016#endif
Lucas Stachc0720af2012-09-29 10:02:09 +000017#include <asm/arch/funcmux.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000018#include <asm/arch/pinmux.h>
Simon Glass87236262012-04-02 13:18:54 +000019#include <asm/arch/pmu.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000020#ifdef CONFIG_PWM_TEGRA
Simon Glasse1ae0d12012-10-17 13:24:49 +000021#include <asm/arch/pwm.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000022#endif
Tom Warren150c2492012-09-19 15:50:56 -070023#include <asm/arch/tegra.h>
Tom Warren150c2492012-09-19 15:50:56 -070024#include <asm/arch-tegra/board.h>
25#include <asm/arch-tegra/clk_rst.h>
26#include <asm/arch-tegra/pmc.h>
27#include <asm/arch-tegra/sys_proto.h>
28#include <asm/arch-tegra/uart.h>
29#include <asm/arch-tegra/warmboot.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000030#ifdef CONFIG_TEGRA_CLOCK_SCALING
31#include <asm/arch/emc.h>
32#endif
33#ifdef CONFIG_USB_EHCI_TEGRA
Lucas Stach7ae18f32013-02-07 07:16:29 +000034#include <asm/arch-tegra/usb.h>
Mateusz Zalega16297cf2013-10-04 19:22:26 +020035#include <usb.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000036#endif
Tom Warrenc9aa8312013-02-21 12:31:30 +000037#ifdef CONFIG_TEGRA_MMC
Tom Warren190be1f2013-02-26 12:26:55 -070038#include <asm/arch-tegra/tegra_mmc.h>
Tom Warrenc9aa8312013-02-21 12:31:30 +000039#include <asm/arch-tegra/mmc.h>
40#endif
Simon Glasscb445fb2012-02-03 15:13:57 +000041#include <i2c.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000042#include <spi.h>
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000043#include "emc.h"
Tom Warren3f82b1d2011-01-27 10:58:05 +000044
45DECLARE_GLOBAL_DATA_PTR;
46
Simon Glass0521f982014-11-10 17:16:51 -070047#ifdef CONFIG_SPL_BUILD
48/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
49U_BOOT_DEVICE(tegra_gpios) = {
50 "gpio_tegra"
51};
52#endif
53
Tom Warren29f3e3f2012-09-04 17:00:24 -070054const struct tegra_sysinfo sysinfo = {
55 CONFIG_TEGRA_BOARD_STRING
Tom Warren3f82b1d2011-01-27 10:58:05 +000056};
57
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020058__weak void pinmux_init(void) {}
59__weak void pin_mux_usb(void) {}
60__weak void pin_mux_spi(void) {}
61__weak void gpio_early_init_uart(void) {}
62__weak void pin_mux_display(void) {}
Lucas Stach0cd10c72012-09-25 20:21:14 +000063
Tom Warrendcd12512014-01-24 12:46:11 -070064#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020065__weak void pin_mux_nand(void)
Lucas Stachc0720af2012-09-29 10:02:09 +000066{
67 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
68}
Tom Warrendcd12512014-01-24 12:46:11 -070069#endif
Lucas Stachc0720af2012-09-29 10:02:09 +000070
Tom Warrenf4ef6662011-04-14 12:09:41 +000071/*
Wei Ni5aff0212012-04-02 13:18:58 +000072 * Routine: power_det_init
73 * Description: turn off power detects
74 */
75static void power_det_init(void)
76{
Allen Martin00a27492012-08-31 08:30:00 +000077#if defined(CONFIG_TEGRA20)
Tom Warren29f3e3f2012-09-04 17:00:24 -070078 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni5aff0212012-04-02 13:18:58 +000079
80 /* turn off power detects */
81 writel(0, &pmc->pmc_pwr_det_latch);
82 writel(0, &pmc->pmc_pwr_det);
83#endif
84}
85
86/*
Tom Warren3f82b1d2011-01-27 10:58:05 +000087 * Routine: board_init
88 * Description: Early hardware init.
89 */
90int board_init(void)
91{
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000092 __maybe_unused int err;
93
Simon Glassa04eba92011-11-05 04:46:51 +000094 /* Do clocks and UART first so that printf() works */
Simon Glass4ed59e72011-09-21 12:40:04 +000095 clock_init();
96 clock_verify();
97
Simon Glassfda6fac2014-10-13 23:42:13 -060098#ifdef CONFIG_TEGRA_SPI
Stephen Warrene0284942012-06-12 08:33:40 +000099 pin_mux_spi();
Tom Warren9112ef82011-11-05 09:48:11 +0000100#endif
Allen Martinb19f5742013-01-29 13:51:28 +0000101
Simon Glasse1ae0d12012-10-17 13:24:49 +0000102#ifdef CONFIG_PWM_TEGRA
103 if (pwm_init(gd->fdt_blob))
104 debug("%s: Failed to init pwm\n", __func__);
105#endif
Simon Glass1b24a502012-10-17 13:24:52 +0000106#ifdef CONFIG_LCD
Marc Dietrich716d9432012-11-25 11:26:11 +0000107 pin_mux_display();
Simon Glass1b24a502012-10-17 13:24:52 +0000108 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
109#endif
Tom Warren3f82b1d2011-01-27 10:58:05 +0000110 /* boot param addr */
111 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni5aff0212012-04-02 13:18:58 +0000112
113 power_det_init();
114
Simon Glass1f2ba722012-10-30 07:28:53 +0000115#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glasscb445fb2012-02-03 15:13:57 +0000116#ifndef CONFIG_SYS_I2C_INIT_BOARD
117#error "You must define CONFIG_SYS_I2C_INIT_BOARD to use i2c on Nvidia boards"
118#endif
119 i2c_init_board();
Simon Glass87236262012-04-02 13:18:54 +0000120# ifdef CONFIG_TEGRA_PMU
121 if (pmu_set_nominal())
122 debug("Failed to select nominal voltages\n");
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000123# ifdef CONFIG_TEGRA_CLOCK_SCALING
124 err = board_emc_init();
125 if (err)
126 debug("Memory controller init failed: %d\n", err);
127# endif
128# endif /* CONFIG_TEGRA_PMU */
Simon Glass1f2ba722012-10-30 07:28:53 +0000129#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren3f82b1d2011-01-27 10:58:05 +0000130
Simon Glassf10393e2012-02-27 10:52:50 +0000131#ifdef CONFIG_USB_EHCI_TEGRA
132 pin_mux_usb();
Mateusz Zalega16297cf2013-10-04 19:22:26 +0200133 usb_process_devicetree(gd->fdt_blob);
Simon Glassf10393e2012-02-27 10:52:50 +0000134#endif
Mateusz Zalega16297cf2013-10-04 19:22:26 +0200135
Simon Glass1b24a502012-10-17 13:24:52 +0000136#ifdef CONFIG_LCD
137 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
138#endif
Simon Glassf10393e2012-02-27 10:52:50 +0000139
Lucas Stachc0720af2012-09-29 10:02:09 +0000140#ifdef CONFIG_TEGRA_NAND
141 pin_mux_nand();
142#endif
143
Tom Warren29f3e3f2012-09-04 17:00:24 -0700144#ifdef CONFIG_TEGRA_LP0
Allen Martina49716a2012-08-31 08:30:11 +0000145 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
146 warmboot_save_sdram_params();
147
Simon Glass67ac5792012-04-02 13:18:57 +0000148 /* prepare the WB code to LP0 location */
149 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
150#endif
151
Tom Warren3f82b1d2011-01-27 10:58:05 +0000152 return 0;
153}
Tom Warren21ef6a12011-05-31 10:30:37 +0000154
Simon Glass3e00dbd2011-09-21 12:40:03 +0000155#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000156static void __gpio_early_init(void)
157{
158}
159
160void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
161
Simon Glass3e00dbd2011-09-21 12:40:03 +0000162int board_early_init_f(void)
163{
Tom Warren6d6c0ba2012-12-11 13:34:17 +0000164 pinmux_init();
Simon Glassf46a9452011-11-28 15:04:40 +0000165 board_init_uart_f();
Simon Glass3e00dbd2011-09-21 12:40:03 +0000166
167 /* Initialize periph GPIOs */
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000168 gpio_early_init();
Simon Glassa04eba92011-11-05 04:46:51 +0000169 gpio_early_init_uart();
Simon Glass1b24a502012-10-17 13:24:52 +0000170#ifdef CONFIG_LCD
171 tegra_lcd_early_init(gd->fdt_blob);
172#endif
Lucas Stach0cd10c72012-09-25 20:21:14 +0000173
Simon Glass3e00dbd2011-09-21 12:40:03 +0000174 return 0;
175}
176#endif /* EARLY_INIT */
Simon Glass1b24a502012-10-17 13:24:52 +0000177
178int board_late_init(void)
179{
180#ifdef CONFIG_LCD
181 /* Make sure we finish initing the LCD */
182 tegra_lcd_check_next_stage(gd->fdt_blob, 1);
183#endif
184 return 0;
185}
Tom Warrenc9aa8312013-02-21 12:31:30 +0000186
187#if defined(CONFIG_TEGRA_MMC)
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +0200188__weak void pin_mux_mmc(void)
Tom Warrenc9aa8312013-02-21 12:31:30 +0000189{
190}
191
Tom Warrenc9aa8312013-02-21 12:31:30 +0000192/* this is a weak define that we are overriding */
193int board_mmc_init(bd_t *bd)
194{
195 debug("%s called\n", __func__);
196
197 /* Enable muxes, etc. for SDMMC controllers */
198 pin_mux_mmc();
199
200 debug("%s: init MMC\n", __func__);
201 tegra_mmc_init();
202
203 return 0;
204}
Tom Warren190be1f2013-02-26 12:26:55 -0700205
206void pad_init_mmc(struct mmc_host *host)
207{
208#if defined(CONFIG_TEGRA30)
209 enum periph_id id = host->mmc_id;
210 u32 val;
211
212 debug("%s: sdmmc address = %08x, id = %d\n", __func__,
213 (unsigned int)host->reg, id);
214
215 /* Set the pad drive strength for SDMMC1 or 3 only */
216 if (id != PERIPH_ID_SDMMC1 && id != PERIPH_ID_SDMMC3) {
217 debug("%s: settings are only valid for SDMMC1/SDMMC3!\n",
218 __func__);
219 return;
220 }
221
222 val = readl(&host->reg->sdmemcmppadctl);
223 val &= 0xFFFFFFF0;
224 val |= MEMCOMP_PADCTRL_VREF;
225 writel(val, &host->reg->sdmemcmppadctl);
226
227 val = readl(&host->reg->autocalcfg);
228 val &= 0xFFFF0000;
229 val |= AUTO_CAL_PU_OFFSET | AUTO_CAL_PD_OFFSET | AUTO_CAL_ENABLED;
230 writel(val, &host->reg->autocalcfg);
231#endif /* T30 */
232}
233#endif /* MMC */