blob: d4b5076108603151328956df936e47f6b971a904 [file] [log] [blame]
Steve Sakomand34efc72010-06-08 13:07:46 -07001/*
2 * (C) Copyright 2010
3 * Texas Instruments, <www.ti.com>
4 *
5 * Authors:
6 * Aneesh V <aneesh@ti.com>
7 *
8 * Derived from OMAP3 work by
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31#ifndef _OMAP4_H_
32#define _OMAP4_H_
33
34#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
35#include <asm/types.h>
36#endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
37
38/*
39 * L4 Peripherals - L4 Wakeup and L4 Core now
40 */
41#define OMAP44XX_L4_CORE_BASE 0x4A000000
42#define OMAP44XX_L4_WKUP_BASE 0x4A300000
43#define OMAP44XX_L4_PER_BASE 0x48000000
44
Aneesh V7ca3f9c2010-09-12 10:32:55 +053045#define OMAP44XX_DRAM_ADDR_SPACE_START 0x80000000
46#define OMAP44XX_DRAM_ADDR_SPACE_END 0xD0000000
Sricharan508a58f2011-11-15 09:49:55 -050047#define DRAM_ADDR_SPACE_START OMAP44XX_DRAM_ADDR_SPACE_START
48#define DRAM_ADDR_SPACE_END OMAP44XX_DRAM_ADDR_SPACE_END
Aneesh V7ca3f9c2010-09-12 10:32:55 +053049
Steve Sakomand34efc72010-06-08 13:07:46 -070050/* CONTROL */
51#define CTRL_BASE (OMAP44XX_L4_CORE_BASE + 0x2000)
Steve Sakoman2ad853c2010-07-15 13:43:10 -070052#define CONTROL_PADCONF_CORE (OMAP44XX_L4_CORE_BASE + 0x100000)
53#define CONTROL_PADCONF_WKUP (OMAP44XX_L4_CORE_BASE + 0x31E000)
Steve Sakomand34efc72010-06-08 13:07:46 -070054
Aneesh V2ae610f2011-07-21 09:10:09 -040055/* LPDDR2 IO regs */
56#define LPDDR2_IO_REGS_BASE 0x4A100638
57
Aneesh Vad577c82011-07-21 09:10:04 -040058/* CONTROL_ID_CODE */
59#define CONTROL_ID_CODE 0x4A002204
60
Sricharan508a58f2011-11-15 09:49:55 -050061#define OMAP4_CONTROL_ID_CODE_ES1_0 0x0B85202F
62#define OMAP4_CONTROL_ID_CODE_ES2_0 0x1B85202F
63#define OMAP4_CONTROL_ID_CODE_ES2_1 0x3B95C02F
64#define OMAP4_CONTROL_ID_CODE_ES2_2 0x4B95C02F
65#define OMAP4_CONTROL_ID_CODE_ES2_3 0x6B95C02F
Aneesh V94047582011-11-21 23:39:03 +000066#define OMAP4460_CONTROL_ID_CODE_ES1_0 0x0B94E02F
67#define OMAP4460_CONTROL_ID_CODE_ES1_1 0x2B94E02F
Ricardo Salveti de Araujo8f6a0272011-09-21 10:17:30 +000068
Steve Sakomand34efc72010-06-08 13:07:46 -070069/* UART */
70#define UART1_BASE (OMAP44XX_L4_PER_BASE + 0x6a000)
71#define UART2_BASE (OMAP44XX_L4_PER_BASE + 0x6c000)
72#define UART3_BASE (OMAP44XX_L4_PER_BASE + 0x20000)
73
74/* General Purpose Timers */
75#define GPT1_BASE (OMAP44XX_L4_WKUP_BASE + 0x18000)
76#define GPT2_BASE (OMAP44XX_L4_PER_BASE + 0x32000)
77#define GPT3_BASE (OMAP44XX_L4_PER_BASE + 0x34000)
78
79/* Watchdog Timer2 - MPU watchdog */
80#define WDT2_BASE (OMAP44XX_L4_WKUP_BASE + 0x14000)
81
82/* 32KTIMER */
83#define SYNC_32KTIMER_BASE (OMAP44XX_L4_WKUP_BASE + 0x4000)
84
85/* GPMC */
Steve Sakoman27952012010-07-15 16:19:16 -040086#define OMAP44XX_GPMC_BASE 0x50000000
Steve Sakomand34efc72010-06-08 13:07:46 -070087
Aneesh V4ecfcfa2011-09-08 11:05:56 -040088/* SYSTEM CONTROL MODULE */
89#define SYSCTRL_GENERAL_CORE_BASE 0x4A002000
90
Steve Sakomand34efc72010-06-08 13:07:46 -070091/*
92 * Hardware Register Details
93 */
94
95/* Watchdog Timer */
96#define WD_UNLOCK1 0xAAAA
97#define WD_UNLOCK2 0x5555
98
99/* GP Timer */
100#define TCLR_ST (0x1 << 0)
101#define TCLR_AR (0x1 << 1)
102#define TCLR_PRE (0x1 << 5)
103
Aneesh V4ecfcfa2011-09-08 11:05:56 -0400104/* Control Module */
105#define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5)
106#define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f
107#define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110
Aneesh Vfe7104b2011-12-29 08:47:17 +0000108#define CONTROL_EFUSE_2_OVERRIDE 0x99084000
Aneesh V4ecfcfa2011-09-08 11:05:56 -0400109
110/* LPDDR2 IO regs */
111#define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C
112#define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E
113#define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C
114#define LPDDR2IO_GR10_WD_MASK (3 << 17)
SRICHARAN Re423a8f2012-05-24 00:30:25 +0000115#define CONTROL_LPDDR2IO_3_VAL 0xA0888C0F
Aneesh V4ecfcfa2011-09-08 11:05:56 -0400116
117/* CONTROL_EFUSE_2 */
118#define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000
119
Balaji T K14fa2dd2011-09-08 06:34:57 +0000120#define MMC1_PWRDNZ (1 << 26)
121#define MMC1_PBIASLITE_PWRDNZ (1 << 22)
122#define MMC1_PBIASLITE_VMODE (1 << 21)
123
Steve Sakomand34efc72010-06-08 13:07:46 -0700124#ifndef __ASSEMBLY__
125
126struct s32ktimer {
127 unsigned char res[0x10];
128 unsigned int s32k_cr; /* 0x10 */
129};
130
SRICHARAN Rc1fa3c32012-03-12 02:25:43 +0000131#define DEVICE_TYPE_SHIFT (0x8)
132#define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT)
133#define DEVICE_GP 0x3
134
SRICHARAN R002a2c02012-03-12 02:25:42 +0000135struct omap_sys_ctrl_regs {
Aneesh V4ecfcfa2011-09-08 11:05:56 -0400136 unsigned int pad1[129];
137 unsigned int control_id_code; /* 0x4A002204 */
138 unsigned int pad11[22];
139 unsigned int control_std_fuse_opp_bgap; /* 0x4a002260 */
SRICHARAN R002a2c02012-03-12 02:25:42 +0000140 unsigned int pad2[24]; /* 0x4a002264 */
141 unsigned int control_status; /* 0x4a0022c4 */
142 unsigned int pad3[22]; /* 0x4a0022c8 */
Aneesh V4ecfcfa2011-09-08 11:05:56 -0400143 unsigned int control_ldosram_iva_voltage_ctrl; /* 0x4A002320 */
144 unsigned int control_ldosram_mpu_voltage_ctrl; /* 0x4A002324 */
145 unsigned int control_ldosram_core_voltage_ctrl; /* 0x4A002328 */
SRICHARAN R002a2c02012-03-12 02:25:42 +0000146 unsigned int pad4[260277];
Sricharan508a58f2011-11-15 09:49:55 -0500147 unsigned int control_pbiaslite; /* 0x4A100600 */
SRICHARAN R002a2c02012-03-12 02:25:42 +0000148 unsigned int pad5[63];
Aneesh V4ecfcfa2011-09-08 11:05:56 -0400149 unsigned int control_efuse_1; /* 0x4A100700 */
150 unsigned int control_efuse_2; /* 0x4A100704 */
151};
152
153struct control_lpddr2io_regs {
154 unsigned int control_lpddr2io1_0;
155 unsigned int control_lpddr2io1_1;
156 unsigned int control_lpddr2io1_2;
157 unsigned int control_lpddr2io1_3;
158 unsigned int control_lpddr2io2_0;
159 unsigned int control_lpddr2io2_1;
160 unsigned int control_lpddr2io2_2;
161 unsigned int control_lpddr2io2_3;
162};
Steve Sakomand34efc72010-06-08 13:07:46 -0700163#endif /* __ASSEMBLY__ */
164
165/*
166 * Non-secure SRAM Addresses
167 * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE
168 * at 0x40304000(EMU base) so that our code works for both EMU and GP
169 */
170#define NON_SECURE_SRAM_START 0x40304000
171#define NON_SECURE_SRAM_END 0x4030E000 /* Not inclusive */
172/* base address for indirect vectors (internal boot mode) */
173#define SRAM_ROM_VECT_BASE 0x4030D000
174/* Temporary SRAM stack used while low level init is done */
Aneesh Vad577c82011-07-21 09:10:04 -0400175#define SRAM_SCRATCH_SPACE_ADDR NON_SECURE_SRAM_START
176/* SRAM scratch space entries */
177#define OMAP4_SRAM_SCRATCH_OMAP4_REV SRAM_SCRATCH_SPACE_ADDR
Aneesh V095aea22011-07-21 09:10:12 -0400178#define OMAP4_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4)
179#define OMAP4_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC)
180#define OMAP4_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10)
181#define OMAP4_SRAM_SCRATCH_SPACE_END (SRAM_SCRATCH_SPACE_ADDR + 0x14)
Steve Sakomand34efc72010-06-08 13:07:46 -0700182
Aneesh V8cf686e2011-07-21 09:10:27 -0400183/* ROM code defines */
184/* Boot device */
185#define BOOT_DEVICE_MASK 0xFF
186#define BOOT_DEVICE_OFFSET 0x8
187#define DEV_DESC_PTR_OFFSET 0x4
188#define DEV_DATA_PTR_OFFSET 0x18
189#define BOOT_MODE_OFFSET 0x8
Sricharan78f455c2011-11-15 09:50:03 -0500190#define RESET_REASON_OFFSET 0x9
191#define CH_FLAGS_OFFSET 0xA
Aneesh V8cf686e2011-07-21 09:10:27 -0400192
Sricharan78f455c2011-11-15 09:50:03 -0500193#define CH_FLAGS_CHSETTINGS (0x1 << 0)
194#define CH_FLAGS_CHRAM (0x1 << 1)
195#define CH_FLAGS_CHFLASH (0x1 << 2)
196#define CH_FLAGS_CHMMCSD (0x1 << 3)
197
198#ifndef __ASSEMBLY__
199struct omap_boot_parameters {
200 char *boot_message;
201 unsigned int mem_boot_descriptor;
202 unsigned char omap_bootdevice;
203 unsigned char reset_reason;
204 unsigned char ch_flags;
205};
206#endif
Steve Sakomand34efc72010-06-08 13:07:46 -0700207#endif