blob: 79ff22cf316de5a2a7b449ce43a761e75e3c9a97 [file] [log] [blame]
Steve Sakomand34efc72010-06-08 13:07:46 -07001/*
2 * (C) Copyright 2010
3 * Texas Instruments, <www.ti.com>
4 *
5 * Authors:
6 * Aneesh V <aneesh@ti.com>
7 *
8 * Derived from OMAP3 work by
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31#ifndef _OMAP4_H_
32#define _OMAP4_H_
33
34#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
35#include <asm/types.h>
36#endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
37
38/*
39 * L4 Peripherals - L4 Wakeup and L4 Core now
40 */
41#define OMAP44XX_L4_CORE_BASE 0x4A000000
42#define OMAP44XX_L4_WKUP_BASE 0x4A300000
43#define OMAP44XX_L4_PER_BASE 0x48000000
44
45/* CONTROL */
46#define CTRL_BASE (OMAP44XX_L4_CORE_BASE + 0x2000)
Steve Sakoman2ad853c2010-07-15 13:43:10 -070047#define CONTROL_PADCONF_CORE (OMAP44XX_L4_CORE_BASE + 0x100000)
48#define CONTROL_PADCONF_WKUP (OMAP44XX_L4_CORE_BASE + 0x31E000)
Steve Sakomand34efc72010-06-08 13:07:46 -070049
50/* UART */
51#define UART1_BASE (OMAP44XX_L4_PER_BASE + 0x6a000)
52#define UART2_BASE (OMAP44XX_L4_PER_BASE + 0x6c000)
53#define UART3_BASE (OMAP44XX_L4_PER_BASE + 0x20000)
54
55/* General Purpose Timers */
56#define GPT1_BASE (OMAP44XX_L4_WKUP_BASE + 0x18000)
57#define GPT2_BASE (OMAP44XX_L4_PER_BASE + 0x32000)
58#define GPT3_BASE (OMAP44XX_L4_PER_BASE + 0x34000)
59
60/* Watchdog Timer2 - MPU watchdog */
61#define WDT2_BASE (OMAP44XX_L4_WKUP_BASE + 0x14000)
62
63/* 32KTIMER */
64#define SYNC_32KTIMER_BASE (OMAP44XX_L4_WKUP_BASE + 0x4000)
65
66/* GPMC */
Steve Sakoman27952012010-07-15 16:19:16 -040067#define OMAP44XX_GPMC_BASE 0x50000000
Steve Sakomand34efc72010-06-08 13:07:46 -070068
69/*
70 * Hardware Register Details
71 */
72
73/* Watchdog Timer */
74#define WD_UNLOCK1 0xAAAA
75#define WD_UNLOCK2 0x5555
76
77/* GP Timer */
78#define TCLR_ST (0x1 << 0)
79#define TCLR_AR (0x1 << 1)
80#define TCLR_PRE (0x1 << 5)
81
82/*
83 * PRCM
84 */
85
86/* PRM */
87#define PRM_BASE 0x4A306000
88#define PRM_DEVICE_BASE (PRM_BASE + 0x1B00)
89
90#define PRM_RSTCTRL PRM_DEVICE_BASE
91
92#ifndef __ASSEMBLY__
93
94struct s32ktimer {
95 unsigned char res[0x10];
96 unsigned int s32k_cr; /* 0x10 */
97};
98
99#endif /* __ASSEMBLY__ */
100
101/*
102 * Non-secure SRAM Addresses
103 * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE
104 * at 0x40304000(EMU base) so that our code works for both EMU and GP
105 */
106#define NON_SECURE_SRAM_START 0x40304000
107#define NON_SECURE_SRAM_END 0x4030E000 /* Not inclusive */
108/* base address for indirect vectors (internal boot mode) */
109#define SRAM_ROM_VECT_BASE 0x4030D000
110/* Temporary SRAM stack used while low level init is done */
111#define LOW_LEVEL_SRAM_STACK NON_SECURE_SRAM_END
112
113/*
114 * OMAP4 real hardware:
115 * TODO: Change this to the IDCODE in the hw regsiter
116 */
117#define CPU_OMAP4430_ES10 1
118#define CPU_OMAP4430_ES20 2
119
120#endif