Bin Meng | afee3fb | 2015-02-02 22:35:28 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com> |
| 3 | * |
| 4 | * SPDX-License-Identifier: GPL-2.0+ |
| 5 | */ |
| 6 | |
| 7 | /dts-v1/; |
| 8 | |
Bin Meng | 20c3411 | 2015-02-05 23:42:28 +0800 | [diff] [blame] | 9 | #include <dt-bindings/mrc/quark.h> |
Bin Meng | 05b98ec | 2015-05-25 22:35:06 +0800 | [diff] [blame] | 10 | #include <dt-bindings/interrupt-router/intel-irq.h> |
Bin Meng | 20c3411 | 2015-02-05 23:42:28 +0800 | [diff] [blame] | 11 | |
Bin Meng | afee3fb | 2015-02-02 22:35:28 +0800 | [diff] [blame] | 12 | /include/ "skeleton.dtsi" |
Bin Meng | 93f8a31 | 2015-07-15 16:23:39 +0800 | [diff] [blame] | 13 | /include/ "rtc.dtsi" |
Bin Meng | 80af398 | 2015-11-13 00:11:22 -0800 | [diff] [blame] | 14 | /include/ "tsc_timer.dtsi" |
Bin Meng | afee3fb | 2015-02-02 22:35:28 +0800 | [diff] [blame] | 15 | |
| 16 | / { |
| 17 | model = "Intel Galileo"; |
| 18 | compatible = "intel,galileo", "intel,quark"; |
| 19 | |
Bin Meng | 0a9bb48 | 2015-04-15 12:00:11 +0800 | [diff] [blame] | 20 | aliases { |
Bin Meng | 81aaa3d | 2016-01-27 00:56:34 -0800 | [diff] [blame] | 21 | spi0 = &spi; |
Bin Meng | 0a9bb48 | 2015-04-15 12:00:11 +0800 | [diff] [blame] | 22 | }; |
| 23 | |
Bin Meng | afee3fb | 2015-02-02 22:35:28 +0800 | [diff] [blame] | 24 | config { |
| 25 | silent_console = <0>; |
| 26 | }; |
| 27 | |
| 28 | chosen { |
| 29 | stdout-path = &pciuart0; |
| 30 | }; |
| 31 | |
Bin Meng | 80af398 | 2015-11-13 00:11:22 -0800 | [diff] [blame] | 32 | tsc-timer { |
| 33 | clock-frequency = <400000000>; |
| 34 | }; |
| 35 | |
Bin Meng | 20c3411 | 2015-02-05 23:42:28 +0800 | [diff] [blame] | 36 | mrc { |
| 37 | compatible = "intel,quark-mrc"; |
| 38 | flags = <MRC_FLAG_SCRAMBLE_EN>; |
| 39 | dram-width = <DRAM_WIDTH_X8>; |
| 40 | dram-speed = <DRAM_FREQ_800>; |
| 41 | dram-type = <DRAM_TYPE_DDR3>; |
| 42 | rank-mask = <DRAM_RANK(0)>; |
| 43 | chan-mask = <DRAM_CHANNEL(0)>; |
| 44 | chan-width = <DRAM_CHANNEL_WIDTH_X16>; |
| 45 | addr-mode = <DRAM_ADDR_MODE0>; |
| 46 | refresh-rate = <DRAM_REFRESH_RATE_785US>; |
| 47 | sr-temp-range = <DRAM_SRT_RANGE_NORMAL>; |
| 48 | ron-value = <DRAM_RON_34OHM>; |
| 49 | rtt-nom-value = <DRAM_RTT_NOM_120OHM>; |
| 50 | rd-odt-value = <DRAM_RD_ODT_OFF>; |
| 51 | dram-density = <DRAM_DENSITY_1G>; |
| 52 | dram-cl = <6>; |
| 53 | dram-ras = <0x0000927c>; |
| 54 | dram-wtr = <0x00002710>; |
| 55 | dram-rrd = <0x00002710>; |
| 56 | dram-faw = <0x00009c40>; |
| 57 | }; |
| 58 | |
Bin Meng | afee3fb | 2015-02-02 22:35:28 +0800 | [diff] [blame] | 59 | pci { |
| 60 | #address-cells = <3>; |
| 61 | #size-cells = <2>; |
Bin Meng | 31b5aeb | 2015-09-03 05:37:26 -0700 | [diff] [blame] | 62 | compatible = "pci-x86"; |
| 63 | u-boot,dm-pre-reloc; |
| 64 | ranges = <0x02000000 0x0 0x90000000 0x90000000 0 0x20000000 |
| 65 | 0x42000000 0x0 0xb0000000 0xb0000000 0 0x20000000 |
| 66 | 0x01000000 0x0 0x2000 0x2000 0 0xe000>; |
Bin Meng | afee3fb | 2015-02-02 22:35:28 +0800 | [diff] [blame] | 67 | |
| 68 | pciuart0: uart@14,5 { |
| 69 | compatible = "pci8086,0936.00", |
| 70 | "pci8086,0936", |
| 71 | "pciclass,070002", |
| 72 | "pciclass,0700", |
Bin Meng | c5c5c20 | 2015-12-07 05:28:13 -0800 | [diff] [blame] | 73 | "ns16550"; |
Bin Meng | 31b5aeb | 2015-09-03 05:37:26 -0700 | [diff] [blame] | 74 | u-boot,dm-pre-reloc; |
Bin Meng | afee3fb | 2015-02-02 22:35:28 +0800 | [diff] [blame] | 75 | reg = <0x0000a500 0x0 0x0 0x0 0x0 |
| 76 | 0x0200a510 0x0 0x0 0x0 0x0>; |
| 77 | reg-shift = <2>; |
| 78 | clock-frequency = <44236800>; |
| 79 | current-speed = <115200>; |
| 80 | }; |
Bin Meng | 05b98ec | 2015-05-25 22:35:06 +0800 | [diff] [blame] | 81 | |
Simon Glass | f2b85ab | 2016-01-18 20:19:21 -0700 | [diff] [blame] | 82 | pch@1f,0 { |
Bin Meng | 05b98ec | 2015-05-25 22:35:06 +0800 | [diff] [blame] | 83 | reg = <0x0000f800 0 0 0 0>; |
Simon Glass | f2b85ab | 2016-01-18 20:19:21 -0700 | [diff] [blame] | 84 | compatible = "intel,pch7"; |
Bin Meng | 3ddc1c7 | 2016-02-01 01:40:47 -0800 | [diff] [blame] | 85 | #address-cells = <1>; |
| 86 | #size-cells = <1>; |
Bin Meng | 5bf0f7f | 2015-09-09 23:20:28 -0700 | [diff] [blame] | 87 | |
Simon Glass | f2b85ab | 2016-01-18 20:19:21 -0700 | [diff] [blame] | 88 | irq-router { |
Simon Glass | 117bfc7 | 2016-01-19 21:32:30 -0700 | [diff] [blame] | 89 | compatible = "intel,quark-irq-router"; |
Simon Glass | f2b85ab | 2016-01-18 20:19:21 -0700 | [diff] [blame] | 90 | intel,pirq-config = "pci"; |
| 91 | intel,pirq-link = <0x60 8>; |
| 92 | intel,pirq-mask = <0xdef8>; |
| 93 | intel,pirq-routing = < |
| 94 | PCI_BDF(0, 20, 0) INTA PIRQE |
| 95 | PCI_BDF(0, 20, 1) INTB PIRQF |
| 96 | PCI_BDF(0, 20, 2) INTC PIRQG |
| 97 | PCI_BDF(0, 20, 3) INTD PIRQH |
| 98 | PCI_BDF(0, 20, 4) INTA PIRQE |
| 99 | PCI_BDF(0, 20, 5) INTB PIRQF |
| 100 | PCI_BDF(0, 20, 6) INTC PIRQG |
| 101 | PCI_BDF(0, 20, 7) INTD PIRQH |
| 102 | PCI_BDF(0, 21, 0) INTA PIRQE |
| 103 | PCI_BDF(0, 21, 1) INTB PIRQF |
| 104 | PCI_BDF(0, 21, 2) INTC PIRQG |
| 105 | PCI_BDF(0, 23, 0) INTA PIRQA |
| 106 | PCI_BDF(0, 23, 1) INTB PIRQB |
| 107 | |
| 108 | /* PCIe root ports downstream interrupts */ |
| 109 | PCI_BDF(1, 0, 0) INTA PIRQA |
| 110 | PCI_BDF(1, 0, 0) INTB PIRQB |
| 111 | PCI_BDF(1, 0, 0) INTC PIRQC |
| 112 | PCI_BDF(1, 0, 0) INTD PIRQD |
| 113 | PCI_BDF(2, 0, 0) INTA PIRQB |
| 114 | PCI_BDF(2, 0, 0) INTB PIRQC |
| 115 | PCI_BDF(2, 0, 0) INTC PIRQD |
| 116 | PCI_BDF(2, 0, 0) INTD PIRQA |
| 117 | >; |
| 118 | }; |
| 119 | |
Bin Meng | 81aaa3d | 2016-01-27 00:56:34 -0800 | [diff] [blame] | 120 | spi: spi { |
Simon Glass | f2b85ab | 2016-01-18 20:19:21 -0700 | [diff] [blame] | 121 | #address-cells = <1>; |
| 122 | #size-cells = <0>; |
Bin Meng | 1f9eb59 | 2016-02-01 01:40:37 -0800 | [diff] [blame] | 123 | compatible = "intel,ich7-spi"; |
Simon Glass | f2b85ab | 2016-01-18 20:19:21 -0700 | [diff] [blame] | 124 | spi-flash@0 { |
| 125 | #size-cells = <1>; |
| 126 | #address-cells = <1>; |
| 127 | reg = <0>; |
| 128 | compatible = "winbond,w25q64", |
| 129 | "spi-flash"; |
| 130 | memory-map = <0xff800000 0x00800000>; |
| 131 | rw-mrc-cache { |
| 132 | label = "rw-mrc-cache"; |
| 133 | reg = <0x00010000 0x00010000>; |
| 134 | }; |
| 135 | }; |
| 136 | }; |
Bin Meng | 3ddc1c7 | 2016-02-01 01:40:47 -0800 | [diff] [blame] | 137 | |
| 138 | gpioa { |
| 139 | compatible = "intel,ich6-gpio"; |
| 140 | u-boot,dm-pre-reloc; |
| 141 | reg = <0 0x20>; |
| 142 | bank-name = "A"; |
| 143 | }; |
| 144 | |
| 145 | gpiob { |
| 146 | compatible = "intel,ich6-gpio"; |
| 147 | u-boot,dm-pre-reloc; |
| 148 | reg = <0x20 0x20>; |
| 149 | bank-name = "B"; |
| 150 | }; |
Bin Meng | 05b98ec | 2015-05-25 22:35:06 +0800 | [diff] [blame] | 151 | }; |
Bin Meng | afee3fb | 2015-02-02 22:35:28 +0800 | [diff] [blame] | 152 | }; |
| 153 | |
Bin Meng | afee3fb | 2015-02-02 22:35:28 +0800 | [diff] [blame] | 154 | }; |